# conga-HPC/cTLU COM-HPC® 1.00 Client Size A Module with 11th Generation Intel® Processors User's Guide Revision 1.04 # **Revision History** | Revision | Date (yyyy-mm-dd) | Author | Changes | |----------|-------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | 2021-11-22 | BEU | Preliminary release | | 0.2 | 2022-11-22 | BEU | Changed Ethernet controller to i226 in section 2.1 "Feature List", 6.1 "NBASE-T Ethernet", and Table 18 " NBASE-T Ethernet Signal Descriptions" | | 0.3 | 2023-04-14 | BEU | Changed default configuration of PCIe[04:07] lanes in Table 10 | | 1.00 | 2023-08-07 | BEU | <ul> <li>Updated title and subtitle of title page</li> <li>Updated release status of COM-HPC® carrier design guide in preface section</li> <li>Updated RoHS information in preface section</li> <li>Added Dynamic Temperature Range (DTR) to Terminology in preface section</li> <li>Updated I2S and HDA options in Table 1</li> <li>Added CPU Use Condition, CPU Tjnuction, and DTR information and notes to Table 2 and Table 3</li> <li>Updated feature summary to match datasheet in Table 4</li> <li>Added power consumption values to Table 7 and Table 8</li> <li>Updated block diagram to match datasheet in section 3 "Block Diagram"</li> <li>Improved information design of section 6.3 "PCI Express"</li> <li>Added notes about USB[2:3] and DP Alt Mode limitations in section 6.4 "USB Ports"</li> <li>Removed notes re backwards compatibility of USB and subject to change of USB4 features in section 6.4 "USB Ports"</li> <li>Changed default audio interface to HDA instead of I2S in section 6.10 "Audio Interfaces", pinout Table 34 and Table 47</li> <li>Removed note re no support of HDA in COM-HPC Spec. in section 6.10 "Audio Interfaces"</li> <li>Added references to reserved device addresses in sections 6.12 "I²C Ports, 6.13 " Port 80 Support on USB_PD I2C Bus", and 6.15 "SMBus"</li> <li>Added new section 6.18 "Inrush and Maximum Current Peaks"</li> <li>Updated reference to Application Note in section 7.1.10 "Enhanced Soft-Off State"</li> <li>Updated section 7.1.11 "Power Loss Control"</li> <li>Added supported flash devices to section 10 "System Resources"</li> <li>Added supported flash devices to section 11.4 "Supported Flash Devices"</li> <li>Official release</li> </ul> | | 1.01 | 2023-09-05 | BEU | <ul> <li>Added note about long-term storage to section 2.7 "Environmental Specifications"</li> <li>Added not about long-term storage to section 4 "Cooling Solutions"</li> <li>Updated reserved I2C addresses in section 10.3 "I<sup>2</sup>C Bus"</li> <li>Updated reserved SMBus addresses in section 10.4 "SMBus"</li> </ul> | | 1.02 | 2023-12-2 | BEU | <ul> <li>Updated title page</li> <li>Updated note in section 2.7 "Environmental Specifications"</li> <li>Updated section 7.1.1 " Power Loss Control"</li> </ul> | | 1.03 | 2025-02-05 | RVI | <ul> <li>Updated the preface section</li> <li>Added WEEE Compliance Decleration</li> <li>Updated the COM-HPC Concept section</li> <li>Added a note to sections 1.2 "Options Information" and 8.2.2 "Intel® Turbo Boost Technology "</li> <li>Added a note to section 2.3 "Mechanical Dimensions"</li> <li>Added a caution to section 4 "Cooling Solutions"</li> <li>Added a note to section 6.1 "NBASE-T Ethernet"</li> <li>Added new sections 2.8 Storage Specifications and 7.1 "Integrated Real-Time Hypervisor"</li> <li>Updated the Table 28 "DDI Signal Descriptions"</li> </ul> | | 1.04 | 2025-02-24 | RVI | Corrected the erroneous desription of pins E16 and E15 in Table 28 "DDI Signal Descriptions" | # **Preface** This user's guide provides information about the components, features, connectors and system resources available on the conga-HPC/cTLU. It is one of three documents that should be referred to when designing a COM-HPC® application. The other reference documents that should be used include the following: COM-HPC® Module Base Specification COM-HPC® Carrier Design Guide The links to these documents can be found on the PICMG® website at www.picmg.org. Additionally, check the restricted area of the congatec website at www.congatec.com and the website of the respective silicon vendor for relevant documents (e.g., Erratum, PCN, Sighting Reports, etc.). ### **Software Licenses** #### Notice Regarding Open Source Software The congatec products contain Open Source software that has been released by programmers under specific licensing requirements such as the "General Public License" (GPL) Version 2 or 3, the "Lesser General Public License" (LGPL), the "ApacheLicense" or similar licenses. You can find the specific details at https://www.congatec.com/en/licenses/. Search for the revision of the BIOS/UEFI or Board Controller Software (as shown in the POST screen or BIOS setup) to get the complete product related license information. To the extent that any accompanying material such as instruction manuals, handbooks etc. contain copyright notices, conditions of use or licensing requirements that contradict any applicable Open Source license, these conditions are inapplicable. The use and distribution of any Open Source software contained in the product is exclusively governed by the respective Open Source license. The Open Source software is provided by its programmers without ANY WARRANTY, whether implied or expressed, of any fitness for a particular purpose, and the programmers DECLINE ALL LIABILITY for damages, direct or indirect, that result from the use of this software. #### **OEM/ CGUTL BIOS** BIOS/UEFI modified by customer via the congatec System Utility (CGUTL) is subject to the same license as the BIOS/UEFI it is based on. You can find the specific details at https://www.congatec.com/en/licenses/. ### Disclaimer The information contained within this user's guide, including but not limited to any product specification, is subject to change without notice. congatec GmbH provides no warranty with regard to this user's guide or any other information contained herein and hereby expressly disclaims any implied warranties of merchantability or fitness for any particular purpose with regard to any of the foregoing. congatec GmbH assumes no liability for any damages incurred directly or indirectly from any technical or typographical errors or omissions contained herein or for discrepancies between the product and the user's guide. In no event shall congatec GmbH be liable for any incidental, consequential, special, or exemplary damages, whether based on tort, contract or otherwise, arising out of or in connection with this user's guide or any other information contained herein or the use thereof. #### Intended Audience This user's guide is intended for technically qualified personnel. It is not intended for general audiences. ### **RoHS** Directive All congatec GmbH designs comply with EU RoHS Directive 2011/65/EU and Delegated Directive 2015/863. ### **WEEE Directive** To comply with Directive 2012/19/EU on Waste Electrical and Electronic Equipment (WEEE), ensure that this product is disposed of correctly at the end of its lifecycle. Customers are required to take electrical and electronic equipment to designated collection facilities separate from unsorted municipal waste, following applicable regional laws. Proper disposal through designated collection points allows for the recycling, recovery, and reuse of valuable materials, supporting a more efficient use of resources and reducing environmental impact. Standalone congatec components, such as modules, carrier boards, and cooling solutions are designed to function only within other products. WEEE registration for the complete product must be completed by the entity placing the final product on the market. ### **Electrostatic Sensitive Device** All congatec GmbH products are electrostatic sensitive devices. They are enclosed in static shielding bags, and shipped enclosed in secondary packaging (protective packaging). The secondary packaging does not provide electrostatic protection. Do not remove the device from the static shielding bag or handle it, except at an electrostatic-free workstation. Also, do not ship or store electronic devices near strong electrostatic, electromagnetic, magnetic, or radioactive fields unless the device is contained within its original packaging. Be aware that failure to comply with these guidelines will void the congatec GmbH Limited Warranty. ## Copyright Notice Copyright © 2021, congatec GmbH. All rights reserved. All text, pictures and graphics are protected by copyrights. No copying is permitted without written permission from congatec GmbH. congatec GmbH has made every attempt to ensure that the information in this document is accurate yet the information contained within is supplied "as-is". ## **Symbols** The following symbols are used in this user's guide: ### Warning Warnings indicate conditions that, if not observed, can cause personal injury. ### Caution Cautions warn the user about how to prevent damage to hardware or loss of data. Notes call attention to important information that should be observed. ### **Trademarks** Product names, logos, brands, and other trademarks featured or referred to within this user's guide, or the congatec website, are the property of their respective trademark holders. These trademark holders are not affiliated with congatec GmbH, our products, or our website. 5/85 ### Certification congatec GmbH is certified to DIN EN ISO 9001 standard. ## Warranty congatec GmbH makes no representation, warranty or guaranty, express or implied regarding the products except its standard form of limited warranty ("Limited Warranty") per the terms and conditions of the congatec entity, which the product is delivered from. These terms and conditions can be downloaded from www.congatec.com. congatec GmbH may in its sole discretion modify its Limited Warranty at any time and from time to time. The products may include software. Use of the software is subject to the terms and conditions set out in the respective owner's license agreements, which are available at www.congatec.com and/or upon request. Beginning on the date of shipment to its direct customer and continuing for the published warranty period, congatec GmbH represents that the products are new and warrants that each product failing to function properly under normal use, due to a defect in materials or workmanship or due to non conformance to the agreed upon specifications, will be repaired or exchanged, at congatec's option and expense. Customer will obtain a Return Material Authorization ("RMA") number from congatec GmbH prior to returning the non conforming product freight prepaid. congatec GmbH will pay for transporting the repaired or exchanged product to the customer. Repaired, replaced or exchanged product will be warranted for the repair warranty period in effect as of the date the repaired, exchanged or replaced product is shipped by congatec, or the remainder of the original warranty, whichever is longer. This Limited Warranty extends to congatec's direct customer only and is not assignable or transferable. Except as set forth in writing in the Limited Warranty, congatec makes no performance representations, warranties, or guarantees, either express or implied, oral or written, with respect to the products, including without limitation any implied warranty (a) of merchantability, (b) of fitness for a particular purpose, or (c) arising from course of performance, course of dealing, or usage of trade. congatec GmbH shall in no event be liable to the end user for collateral or consequential damages of any kind. congatec shall not otherwise be liable for loss, damage or expense directly or indirectly arising from the use of the product or from any other cause. The sole and exclusive remedy against congatec, whether a claim sound in contract, warranty, tort or any other legal theory, shall be repair or replacement of the product only. ## **Technical Support** congatec GmbH technicians and engineers are committed to providing the best possible technical support for our customers so that our products can be easily used and implemented. We request that you first visit our website at www.congatec.com for the latest documentation, utilities and drivers, which have been made available to assist you. If you still require assistance after visiting our website then contact our technical support department by email at support@congatec.com ## **Terminology** | Term | Description | |--------|------------------------------------------------| | AC | Alternating Current | | ACPI | Advanced Configuration and Power Interface | | AES | Advanced Encryption<br>Standard | | API | Application Programming Interface | | ATX | Advanced Technology eXtended | | BIOS | Basic Input/Output<br>System | | ВМС | Baseboard Management<br>Controller | | bpp | Bits Per Pixel | | сВС | congatec Board<br>Controller | | CGUTIL | congatec System Utility | | COM | Computer-on-Module | | CPPC2 | Collaborative Processor<br>Performance Control | | CPU | Central Processing Unit | | CSI | Camera Serial Interface | | CSM | Compatibility Support<br>Module | | cTDP | Configurable TDP | | DC | Direct Current | | DDI | Digital Display Interface | | DDR4 | Double Data Rate 4 | | DIMM | Dual In-Line Memory<br>Module | | DP | DisplayPort | | DP++ | DisplayPort Dual-Mode | |----------|----------------------------------------------| | DSI | Display Serial Interface | | DTR | Dynamic Temperature<br>Range | | DXE | Driver Execution | | | Environment | | ECC | Error Correction Code | | eDP | Embedded DisplayPort | | EIST | Intel SpeedStep<br>Technology | | eSPI | Enhanced Serial<br>Peripheral Interface Bus | | EU | Execution Unit | | Gb | Gigabit | | GbE | Gigabit Ethernet | | GHz | Gigahertz | | GPIO | General-Purpose Input/<br>Output | | GT | Gigatransfer | | HDCP | High-Bandwidth Digital<br>Content Protection | | HFM | Highest Frequency Mode | | HPC | High Performance<br>Computing | | Hz | Hertz | | I2C | Inter-Integrated Circuit | | I2S | Inter-IC Sound | | IBECC | In-Band ECC | | Intel VT | Intel Virtualization | | | Technology | | IoT | Internet of Things | | K | Kilohm | | LCD | Liquid-Crystal Display | |---------|-------------------------| | LFM | Lowest Frequency Mode | | М | Megohm | | mA | Milliampere | | MB | Megabyte | | Mb | Megabit | | mm | Millimetre | | MT | Megatransfer | | N.A | Not available | | Nm | Newton-Metre | | NMI | Non-Maskable Interrupt | | OEM | Original Equipment | | | Manufacturer | | OS | Operating System | | PC | Personal Computer | | PCH | Platform Controller Hub | | PCle | Peripheral Component | | | Interconnect Express | | PD | Power Delivery | | POST | Power-On Self-Test | | RAID | Redundant Array of | | | Independent Disks | | RAM | Random-Access Memory | | RTC | Real-Time Clock | | RTS | Real-Time Systems | | S5e | enhanced Soft-Off State | | SATA | Serial AT Attachment | | SBY | Standby | | SMBus | System Management Bus | | SoC | System on a Chip | | SO-DIMM | Small Outline DIMM | | | | | SPI | Serial Peripheral | |------|-------------------------| | | Interface | | TBD | To Be Determined | | TCC | Time Coordinated | | | Computing | | TDP | Thermal Design Power | | TPM | Trusted Platform Module | | TSN | Time-Sensitive | | | Networking | | UART | Universal Ssynchronous | | | Receiver-Transmitter | | UEFI | Unified Extensible | | | Firmware Interface | | USB | Universal Serial Bus | | V | Volt | | VCC | Voltage Common | | | Collector | | W | Watt | | | | # Contents | 1 | Introduction | 11 | 6.5 | eSPI Interface | | |-------|----------------------------------------|-----|--------|-------------------------------------|----| | 1.1 | COM-HPC® Concept | 11 | 6.6 | Boot SPI Interface | | | 1.2 | Options Information | | 6.7 | BIOS Boot Selection | 31 | | | • | | 6.8 | Display Interfaces | 32 | | 2 | Specifications | 15 | 6.8.1 | DisplayPort™ Dual-Mode (DP++) | 32 | | 2.1 | Feature List | 15 | 6.8.2 | Embedded DisplayPort™ (eDP™) | | | 2.2 | Supported Operating Systems | | 6.9 | Camera Serial Interface (CSI) Ports | | | 2.3 | Mechanical Dimensions | 16 | 6.10 | Audio Interfaces | | | 2.4 | Supply Voltage Standard Power | | 6.11 | Asynchronous Serial Port Interfaces | | | 2.4.1 | Electrical Characteristics | | 6.12 | I <sup>2</sup> C Ports | | | 2.4.2 | Rise Time | | 6.13 | Port 80 Support on USB_PD I2C Bus | 34 | | 2.5 | Power Consumption | | 6.14 | General Purpose SPI Port | 34 | | 2.6 | Supply Voltage Battery Power | | 6.15 | SMBus | 34 | | 2.7 | Environmental Specifications | | 6.16 | General Purpose Input Outputs | 34 | | 2.8 | Storage Specifications | | 6.17 | Power Control | | | 2.8.1 | Module | | 6.18 | Inrush and Maximum Current Peaks | 36 | | 2.8.2 | Cooling Solution | | 6.19 | Power Management | 37 | | 3 | Block Diagram | | 7 | Additional Features | 38 | | | | | 7.1 | Integrated Real-Time Hypervisor | 38 | | 4 | Cooling Solutions | 23 | 7.2 | congatec Board Controller (cBC) | | | 4.1 | CSA Dimensions | 24 | 7.2.1 | Board Information | 39 | | 4.2 | CSP Dimensions | | 7.2.2 | Watchdog | 39 | | 4.3 | HSP Dimensions | | 7.2.3 | Asynchronous Serial Port Interfaces | 39 | | _ | | 0.7 | 7.2.4 | I <sup>2</sup> C Ports | 39 | | 5 | Onboard Temperature Sensors | 2/ | 7.2.5 | Port 80 Support on USB_PD I2C Bus | 39 | | 5.1 | Top-Side Sensors and CPU Fan Connector | 27 | 7.2.6 | General Purpose SPI Port | | | 5.2 | Bottom-Side Sensor | 28 | 7.2.7 | SMBus | 40 | | / | | | 7.2.8 | General Purpose Input Outputs | 40 | | 6 | Connector Rows | 29 | 7.2.9 | Fan Control | | | 6.1 | NBASE-T Ethernet | | 7.2.10 | Enhanced Soft-Off State | | | 6.2 | Serial ATA | | 7.2.11 | Power Loss Control | 41 | | 6.3 | PCI Express | 30 | 7.3 | OEM BIOS Customization | | | 6.4 | USB Ports | 30 | 7.3.1 | OFM Default Settings | 42 | | .3.2 | OEM Boot Logo | 42 | |---------|-------------------------------------------------|----------------| | .3.3 | OEM POST Logo | | | .3.4 | OEM DXE Driver | | | .4 | congatec Battery Management Interface | | | .5 | API Support (CGOS) | | | .6 | Security Features | | | .7 | Suspend to Ram | 43 | | | conga Tech Notes | 44 | | .1<br>4 | Adaptive Thermal Monitor and Catastrophic Therm | nal Protection | | .2 | Processor Performance Control | 45 | | .2.1 | Intel® SpeedStep® Technology (EIST) | 45 | | .2.2 | Intel® Turbo Boost Technology | 45 | | .3 | Intel® Virtualization Technology | 46 | | .4 | Thermal Management | | | .5 | ACPI Suspend Modes and Resume Events | 47 | | | Signal Descriptions and Pinout Tables | 48 | | .1 | Connector Signal Descriptions | 49 | | .2 | Bootstrap Signals | 79 | | 0 | System Resources | 80 | | 0.1 | I/O Address Assignment | 80 | | 0.1.1 | ESPI Bus | | | 0.2 | PCI Configuration Space Map | 81 | | 0.3 | I <sup>2</sup> C Bus | | | 0.4 | SMBus | 83 | | 1 | BIOS Setup Description | 84 | | 1.1 | Navigating the BIOS Setup Menu | 84 | | 1.2 | BIOS Versions | 84 | | 1.3 | Updating the BIOS | | | 1.3.1 | Update from External Flash | | | 1.4 | Supported Flash Devices | 85 | # **List of Tables** | Table 1 | COM-HPC® Interface Summary | . 11 | |----------|---------------------------------------------------------|------| | Table 2 | conga-HPC/cTLU Commercial Variants | . 13 | | Table 3 | conga-HPC/cTLU Industrial Variants | . 14 | | Table 4 | Feature Summary | . 15 | | Table 5 | Input Power - Wide Range Vin | . 17 | | Table 6 | Measurement Description | | | Table 7 | Power Consumption Values - Nominal TDP (15 W) | . 18 | | Table 8 | Power Consumption Values - cTDP Up (28 W) | . 18 | | Table 9 | CMOS Battery Power Consumption | . 19 | | Table 10 | Cooling Solution Variants | . 23 | | Table 11 | Supported PCIe® Link Configurations | . 30 | | Table 12 | BIOS Select Options | . 31 | | Table 13 | Display Combination and Resolutions | . 32 | | Table 14 | Primary Fan Connector (X5) Pinout | . 40 | | Table 15 | Wake Events | | | Table 16 | Signal Tables Terminology Descriptions | . 48 | | Table 17 | Primary Connector (J1) Pinout | . 49 | | Table 18 | Secondary Connector (J2) Pinout | . 52 | | Table 19 | NBASE-T Ethernet Signal Descriptions | . 55 | | Table 20 | Ethernet KR and KX Signal Descriptions | . 56 | | Table 21 | SATA Signal Descriptions | . 57 | | Table 22 | PCI Express Signal Descriptions (general purpose) | . 57 | | Table 23 | USB 3.x Signal Descriptions | . 63 | | Table 24 | USB4 Signal Descriptions | | | Table 25 | eSPI Signal Descriptions | . 66 | | Table 26 | Boot SPI Signal Descriptions | . 67 | | Table 27 | BIOS Select Signal Descriptions | . 67 | | Table 28 | DDI Signal Descriptions | | | Table 29 | eDP Embedded DisplayPort / MIPI DSI Signal Descriptions | . 69 | | Table 30 | CSI Signal Descriptions | | | Table 31 | Soundwire Audio Signal Descriptions | | | Table 32 | I2S / Soundwire / HDA Audio Signal Descriptions | | | Table 33 | Asynchronous Serial Port Signal Descriptions | .72 | | Table 34 | I2C Signal Descriptions | | | Table 35 | IPMB Signal Descriptions | | | Table 36 | General Purpose SPI Signal Descriptions | .73 | | Table 37 | Power and System Management Signal Descriptions | 73 | |----------|--------------------------------------------------|----| | Table 38 | Rapid Shutdown Signal Descriptions | 75 | | Table 39 | Thermal Protection Signal Descriptions | 75 | | Table 40 | SMBus Signal Descriptions | | | Table 41 | General Purpose Input Output Signal Descriptions | 76 | | Table 42 | Module Type Definition Signal Description | | | Table 43 | Miscellaneous Signal Descriptions | | | Table 44 | External Power Signal Descriptions | | | Table 45 | Bootstrap Signal Descriptions | 79 | | Table 46 | PCI Configuration Space Map | 81 | | Table 47 | I2C0 - Device Addresses | 82 | | Table 48 | SMBus - Device Addresses | 83 | | | | | # 1 Introduction # 1.1 COM-HPC® Concept COM-HPC® is an open standard defined specifically for high performance Computer-on-Modules (COMs) for embedded systems. The defined module types are client module with fixed input voltage, client module with variable input voltage and server module with fixed input voltage. The COM-HPC® modules are available in the following form factors: - Mini 95 mm x 70 mm - Size A 95 mm x 120 mm - Size B 120 mm x 120 mm - Size C 160 mm x 120 mm - Size D 160 mm x 160 mm - Size E 200 mm x 160 mm Table 1 COM-HPC® Interface Summary | <b>Features</b> | Classification | Mini Module | Client Module | Server Module | Comment | |-----------------|------------------------|-------------|---------------|---------------|-----------------------------------------------------------------------------------------------------------| | | | Min/Max | Min/Max | Min/Max | | | Ethernet | NBASE-T | 1/2 | 1/2 | 1/1 | | | | KR/KX | N.A | 0/2 | 2/8 | | | | SGMII | 0/2 | N.A | N.A | | | Storage | SATA | 0/2 | 0/2 | 0/2 | Pin is shared with PCIe on mini module | | PCle | Lane 0-47 | 1 / 16 | 4 / 48 | 8 / 48 | Two PCIe reference clock output pairs required on mini module | | | Lane 48-63 | N.A | N.A | 0 / 16 | | | | ВМС | N.A | 0/1 | 1/1 | | | USB | USB 2.0 Ports 0-7 | 6/8 | 4/8 | 4/8 | Ports 0-5 (mini module) or ports 0-3 (server/client module) are used for USB 3.2 and USB4 if implemented. | | | USB 3.2 Gen 1 or Gen 2 | 0/5 | 0/4 | 0/4 | Requires one SuperSpeed Tx pair and one Rx pair per port | | | USB 3.2 Gen 2x2 | 0/4 | 0/4 | 0/2 | Requires two SuperSpeed Tx pairs and two Rx pairs per port | | | USB4 | 0/4 | 0/4 | 0/2 | USB4 ports use USB 3.2 Gen 2x2 ports | | SPI | eSPI | 0/1 | 0/1 | 0/1 | | | | Boot SPI | 1/1 | 1/1 | 1/1 | | | | General Purpose SPI | 1/1 | 1/1 | 1/1 | | | Features | Classification | Mini Module<br>Min/Max | Client Module<br>Min/Max | Server Module<br>Min/Max | Comment | |-----------------------|--------------------------|------------------------|--------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------| | BIOS Select | - | 1/1 | 1/1 | 1/1 | | | Display | DDI | 0/2 | 1/3 | N.A | Additional display outputs may be available on the USB4 interface. On | | | eDP | 0/1 | 0/1 | N.A | mini module, DDI pins are shared with USB4. | | MIPI | DSI | 0/1 | 0/1 | N.A | | | | CSI | N.A <sup>1</sup> | 0/2 | N.A | <sup>1</sup> Optional FFC connectors for MIPI-CSI on the mini module. | | Audio | Soundwire | 0/2 | 0/2 | N.A | 12S pins may be used for one HDA port or two additional SoundWire | | | I2S | 0/1 | 0/1 | N.A | ports for a total of up to four SoundWire ports. | | Other Serial<br>Ports | 12C | 2/3 | 2/2 | 2/2 | I2CO and I2C1 for client and server modules. The mini module supports a third I2C port (I2C2/MDIO for SGMII PHY setup). | | | SMBus | 1/1 | 1/1 | 1/1 | | | | IPMB | N.A | 0/1 | 0/1 | | | | UART | 0/2 | 0/2 | 1/2 | | | GPIO | - | | 12 / 12 | 12 / 12 | | | Miscellaneous | Watchdog Timer | 0/1 | 0/1 | 0/1 | | | | Fan (PWM and tachometer) | 1 / 1 | 1/1 | 1/1 | | | FuSa | FuSa set of signals | 0/1 | 0/1 | 0/1 | | | Power Rails | VCC | 12 / 12 | 28 / 28 | 28 / 28 | | | | VCC_5V-SBY | N.A | 0/2 | 0/2 | The mini module does not have 5V standby pins. | | | VCC_RTC | 1/1 | 1/1 | 1/1 | | | | GND | All | All | All | All available GND pins shall be used. | | Connector | J1 | 1/1 | 1/1 | 1/1 | | | | J2 | N.A | 0/1 | 1/1 | | # 1.2 Options Information The conga-HPC/cTLU is currently available in seven variants. The tables below show the different configurations available. Table 2 conga-HPC/cTLU Commercial Variants | Part-No. | | 050600 | 050601 | 050602 | 050603 | |-------------------------------------------|-------------------|--------------------------|--------------------------|--------------------------|--------------------------| | Processor | | Intel® Core™ i7-1185G7E | Intel® Core™ i5-1145G7E | Intel® Core™ i3-1115G4E | Intel® Celeron® 6305E | | | | 1.8 GHz Quad Core™ | 1.5 GHz Quad Core™ | 2.2 GHz Dual Core™ | 1.8 GHz Dual Core™ | | Intel® Smart Ca | che | 12 MB | 8 MB | 6 MB | 4 MB | | Max. Turbo Fre | quency | 4.4 GHz | 4.1 GHz | 3.9 GHz | N.A | | Processor Grap | hics | Intel® Iris® Xe | Intel® Iris® Xe | Intel® UHD Graphics | Intel® UHD Graphics | | | | (with 96 EU) | (with 80 EU) | (with 48 EU) | (with 48 EU) | | GFX Base/Max. | Dynamic Freq. | 1.35 GHz | 1.30 GHz | 1.25 GHz | 1.25 GHz | | DDR4 Memory | | 3200 MTps dual channel | 3200 MTps dual channel | 3200 MTps dual channel | 3200 MTps dual channel | | (ECC or Non-EC | CC) | Non-ECC | Non-ECC | Non-ECC | Non-ECC | | Processor TDP | (cTDP down) | 15 (12) W | 15 (12) W | 15 (12) W | 15 W (N.A) | | CPU Use Condi | tion <sup>1</sup> | Embedded | Embedded | Embedded | Embedded | | CPU Tjunction | Min. | 0°C | 0°C | 0°C | 0°C | | Max. | | 100°C | 100°C | 100°C | 100°C | | DTR (Cold to Hot Transition) <sup>2</sup> | | T <sub>Boot</sub> + 70°C | T <sub>Boot</sub> + 70°C | T <sub>Boot</sub> + 70°C | T <sub>Boot</sub> + 70°C | | DTR (Hot to Cold Transition) <sup>2</sup> | | T <sub>Boot</sub> - 70°C | T <sub>Boot</sub> - 70°C | T <sub>Boot</sub> - 70°C | T <sub>Boot</sub> - 70°C | <sup>&</sup>lt;sup>1.</sup> For the description of the use conditions, see Intel® documentation. <sup>&</sup>lt;sup>2.</sup> T<sub>Boot</sub> is the boot temperature. If the Tjunction is not within the DTR range, you must reboot the system. See Intel® documentation for more information. Table 3 conga-HPC/cTLU Industrial Variants | Part-No. | | 050610 | 050611 | 050612 | |-------------------------------------------|-----------------------------|---------------------------------------|---------------------------|---------------------------| | Processor | | | Intel® Core™ i5-1145GRE | Intel® Core™ i3-1115GRE | | | | 1.8 GHz Quad Core™ 1.5 GHz Quad Core™ | | 2.2 GHz Dual Core™ | | Intel® Smart Cache | | 12 MB | 8 MB | 6 MB | | Max. Turbo Free | quency <sup>1</sup> | 4.4 GHz | 4.1 GHz | 3.9 GHz | | Processor Grap | hics | Intel® Iris® Xe | Intel® Iris® Xe | Intel® UHD Graphics | | | | (with 96 EU) | (with 80 EU) | (with 48 EU) | | GFX Base/Max. Dynamic Freq. | | 1.35 GHz | 1.35 GHz | 1.25 GHz | | DDR4 Memory | | 3200 MTps dual channel | 3200 MTps dual channel | 3200 MTps dual channel | | (ECC or Non-EC | CC) | In-Band ECC (IBECC) | In-Band ECC (IBECC) | In-Band ECC (IBECC) | | Processor TDP | (cTDP down) | 15 (12) W | 15 (12) W | 15 (12) W | | CPU Use Condi | tion <sup>2</sup> | Industrial | Industrial | Industrial | | <b>CPU Tjunction</b> | Min. | -40°C | -40°C | -40°C | | | Max. | 100°C | 100°C | 100°C | | DTR (Cold to Hot Transition) <sup>3</sup> | | T <sub>Boot</sub> + 110°C | T <sub>Boot</sub> + 110°C | T <sub>Boot</sub> + 110°C | | DTR (Hot to Co | ld Transition) <sup>3</sup> | T <sub>Boot</sub> - 110°C | T <sub>Boot</sub> - 110°C | T <sub>Boot</sub> - 110°C | <sup>&</sup>lt;sup>1.</sup> Disable Turbo mode for industrial use conditions. <sup>&</sup>lt;sup>2.</sup> For the description of the use conditions, see Intel® documentation. <sup>&</sup>lt;sup>3.</sup> T<sub>Boot</sub> is the boot temperature. If the Tjunction is not within the DTR range, you must reboot the system. See Intel® documentation for more information. # 2 Specifications # 2.1 Feature List Table 4 Feature Summary | Form Factor | COM-HPC®, Size A (95 x 120 mm), Client Connector Pinout | | | | | | | | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | CPU | 11 <sup>th</sup> Generation Intel® Core™ i7,i5, i3 and Celeron® Processors | | | | | | | | | DRAM | Up to 2x DDR4 SO-DIMM sockets for memory modules up to 32 Gbyte and 3200 MT/s each 64 GByte maximum memory capacity | | | | | | | | | Graphics | Integrated Xe Gen 12 graphics engine with up to 96 Execution Units Supporting 4 independent display units (4x 4k/2x 8K) Enhanced media (AV1/12b) with up to 2 Vdbox Next Gen IPU6 with DPHY2.1 DP 1.4 | | | | | | | | | Display | 3x DP/DP++ 1x eDP | | | | | | | | | Ethernet | 2x 2.5 GbE with TSN support via Intel® i226 Ethernet controller series | | | | | | | | | I/O Interfaces | 4x PCIe Gen4 8x PCIe Gen3<br>2x USB 4.0 2x USB 3.2 8x USB 2.0<br>2x SATA III (6Gb/s) SPI 2x UART 12x GPIO 8x MIPI-CSI | | | | | | | | | Audio | 1x HDA (default) shared with I2S 2x SoundWire | | | | | | | | | congatec Board controller | Multi-stage Watchdog non-volatile User Data Storage Manufacturing and Board Information Board Statistics I <sup>2</sup> C bus (fast mode, 400 kHz, multi-master) Power Loss Control Hardware Health Monitoring POST Code redirection | | | | | | | | | Embedded BIOS Feature | AMI Aptio® UEFI firmware 32 Mbyte serial SPI with congatec Embedded BIOS feature OEM Logo OEM CMOS Defaults LCD Control Display Auto Detection Backlight Control Flash Update | | | | | | | | | Security | Trusted Platform Module (TPM 2.0) | | | | | | | | | Power Management | ACPI 5.0 with battery support | | | | | | | | | Operating Systems | Microsoft® Windows 11 IoT Enterprise Microsoft® Windows 10 Microsoft® Windows 10 IoT Enterprise Microsoft® Windows IoT 10 Core Linux Android Yocto RTS Hypervisor | | | | | | | | | Temperature Range | Commercial: Operating Temperature: 0 to +60°C Storage Temperature: -20 to +80°C Industrial: Operating Temperature: -40 to +85°C Storage Temperature: -40 to +85°C | | | | | | | | | Humidity | Operating: 10 to 90% r. H. non cond. Storage: 5 to 95% r. H. non cond. | | | | | | | | | Size | 95 x 120 mm <sup>2</sup> | | | | | | | | # 2.2 Supported Operating Systems The conga-HPC/cTLU supports the following operating systems: - Microsoft® Windows® 10 - Microsoft® Windows® 10 IoT Enterprise - Android™ - Linux<sup>®</sup> - Yocto Project® - RTS Hypervisor - 1. The processor supports only 64-bit operating systems. - 2. The conga-HPC/cTLU only supports native UEFI operating systems. Legacy operating systems that require the Compatibility Support Module (CSM) as part of the UEFI firmware are not supported. ### 2.3 Mechanical Dimensions - 95 mm x 120 mm - Height approximately 20 or 25 mm (including heatspreader) depending on the carrier board connector that is used. If the 5 mm (height) carrier board connector is used, then approximate overall height is 20 mm. If the 10 mm (height) carrier board connector is used, then approximate overall height is 25 mm. 3D models of congatec products are available at www.congatec.com/login. These models indicate the overall length, height and width of each product. If you need login access, contact your local sales representative. # 2.4 Supply Voltage Standard Power • 8.0V – 20V DC ### 2.4.1 Electrical Characteristics Power supply pins on the module's connectors limit the amount of input power. The following table provides an overview of the limitations for COM-HPC® client modules with variable input voltage. Table 5 Input Power - Wide Range Vin | Power Rail | Module VCC<br>Pin Current<br>Capability<br>(Ampere) | Input Range (Volts) Min. Input (Volts) | | Max. Module<br>Input Power<br>at Min. Input<br>voltage (Watts) | Assumed<br>Conversion<br>Efficiency | Max. Module<br>Load Power<br>at Min. Input<br>voltage (Watts) | | |------------|-----------------------------------------------------|----------------------------------------|------|----------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------|--| | VCC | 28 * 1.12 = 31.4 | 8 - 20 | 8.0 | 251 | 85% | 213 | | | VCC_5V_SBY | 1.12 | 4.75 - 5.25 | 4.75 | 5.32 | 100% | 5.32 | | | VCC_RTC | 1.12 | 2.0 - 3.3 | 2.3 | | | | | ### 2.4.2 Rise Time The input voltages shall rise from 10 percent of nominal to 90 percent of nominal at a minimum slope of 250 V/s. The smooth turn-on requires that, during the 10 percent to 90 percent portion of the rise time, the slope of the turn-on waveform must be positive. ## 2.5 Power Consumption The power consumption values were measured with the following setup: - Input voltage 12V - conga-HPC/cTLU - Modified congatec carrier board - conga-HPC/cTLU cooling solution - Microsoft® Windows® 10 The CPU was stressed to its maximum workload with the Intel® Thermal Analysis Tool. The power consumption values were recorded during the following system states: Table 6 Measurement Description | System State | Description | Comment | |-------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | S0: Minimum value | Lowest frequency mode (LFM) with minimum core voltage during desktop idle | | | S0: Maximum value | Highest frequency mode (HFM/Turbo Boost) | The CPU was stressed to its maximum frequency | | S0: Peak current | Highest current spike during the measurement of "S0: Maximum value". This state shows the peak value during runtime. | Consider this value when designing the system's power supply to ensure that sufficient power is supplied during worst case scenarios | | S3 | COM is powered by VCC_5V_SBY | | | S5 | COM is powered by VCC_5V_SBY | | | S5e | COM is powered by VCC_5V_SBY | | - 1. The fan and SATA drives were powered externally. - 2. All other peripherals except the LCD monitor were disconnected before measurement The tables below provide additional information about the conga-HPC/cTLU power consumption. The values were recorded with nominal TDP and cTDP Up at various operating modes. Table 7 Power Consumption Values - Nominal TDP (15 W) | Part | Memory | H.W | BIOS | OS | CPU | | | | Current (Ampere @ 12V) | | | | | | |--------|--------|------|----------|-------------|-------------------------|-------|--------------|------|------------------------|------|------------|------|----------|--| | No. | Size | Rev. | Rev. | (64 bit) | Variant | Cores | Base / Turbo | S0: | S0: | S0: | <b>S</b> 3 | S5 | S5e | | | | | | | | | | (GHz) | Min | Max | Peak | (5V) | (5V) | (5V) | | | 050600 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i7-1185G7E | 4 | 1.8 / 4.4 | 0.31 | 2.36 | 6.08 | 0.18 | 0.14 | 0.000074 | | | 050601 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i5-1145G7E | 4 | 1.5 / 4.1 | 0.32 | 2.23 | 5.46 | 0.19 | 0.14 | 0.000022 | | | 050602 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i3-1115G4E | 2 | 2.2 / 3.9 | 0.36 | 2.22 | 3.35 | 0.28 | 0.21 | 0.000022 | | | 050603 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Celeron® 6305E | 2 | 1.8 / N.A | 0.34 | 1.85 | 2.14 | 0.20 | 0.15 | 0.000055 | | | 050610 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i7-1185GRE | 4 | 1.8 / 4.4 | 0.49 | 2.31 | 5.83 | 0.18 | 0.14 | 0.000043 | | | 050611 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i5-1145GRE | 4 | 1.5 / 4.1 | 0.58 | 2.49 | 5.65 | 0.29 | 0.20 | 0.000011 | | | 050612 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i3-1115GRE | 2 | 2.2 / 3.9 | 0.35 | 2.18 | 3.38 | 0.29 | 0.21 | 0.000182 | | Table 8 Power Consumption Values - cTDP Up (28 W) | Part | Memory | H.W | BIOS | OS | CPU | | | | Current (Ampere @ 12V) | | | | | | |--------|--------|------|----------|-------------|-------------------------|-------|--------------|------|------------------------|------|------------|------|----------|--| | No. | Size | Rev. | Rev. | (64 bit) | Variant | Cores | Base / Turbo | S0: | S0: | S0: | <b>S</b> 3 | S5 | S5e | | | | | | | | | | (GHz) | Min | Max | Peak | (5V) | (5V) | (5V) | | | 050600 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i7-1185G7E | 4 | 1.8 / 4.4 | 0.32 | 4.29 | 6.93 | 0.18 | 0.14 | 0.000074 | | | 050601 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i5-1145G7E | 4 | 1.5 / 4.1 | 0.32 | 3.76 | 6.32 | 0.19 | 0.14 | 0.000055 | | | 050602 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i3-1115G4E | 2 | 2.2 / 3.9 | 0.35 | 3.01 | 3.42 | 0.30 | 0.21 | 0.000064 | |--------|-------|-----|----------|-------------|-------------------------|---|-----------|------|------|------|------|------|----------| | 050610 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i7-1185GRE | 4 | 1.8 / 4.4 | 0.49 | 3.69 | 6.61 | 0.19 | 0.15 | 0.000077 | | 050611 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i5-1145GRE | 4 | 1.5 / 4.1 | 0.58 | 3.84 | 6.38 | 0.29 | 0.20 | 0.000115 | | 050612 | 32 GB | A.2 | GVTLR025 | Windows® 10 | Intel® Core™ i3-1115GRE | 2 | 2.2 / 3.9 | 0.35 | 3.11 | 3.42 | 0.29 | 0.21 | 0.000137 | ## 2.6 Supply Voltage Battery Power Table 9 CMOS Battery Power Consumption | RTC @ | Voltage | Current | | | | | |-------|---------|---------|--|--|--|--| | -10°C | 3V DC | 2.17 μΑ | | | | | | 20°C | 3V DC | 2.24 μΑ | | | | | | 70°C | 3V DC | 2.93 μΑ | | | | | - 1. Do not use the CMOS battery power consumption values listed above to calculate CMOS battery lifetime. - 2. Measure the CMOS battery power consumption of your application in worst case conditions (for example, during high temperature and high battery voltage). - 3. Consider the self-discharge of the battery when calculating the lifetime of the CMOS battery. For more information, refer to application note AN9\_RTC\_Battery\_Lifetime.pdf on congatec GmbH website at www.congatec.com/support/application-notes - 4. We recommend to always have a CMOS battery present when operating the conga-HPC/cTLU. # 2.7 Environmental Specifications Temperature (commercial variants) Operation: 0° to 60°C Storage: -20° to +80°C Temperature (industrial variants) Operation: -40° to 85°C Storage: -40° to +85°C Relative Humidity Operation: 10% to 90% Storage: 5% to 95% #### Caution The above operating temperatures must be strictly adhered to at all times. When using a congatec heat spreader, the maximum operating temperature refers to any measurable spot on the heat spreader's surface. Humidity specifications are for non-condensing conditions. ## 2.8 Storage Specifications This section describes the storage conditions that must be observed for optimal performance of congatec products. ### 2.8.1 Module For long-term storage of the conga-HPC/cTLU (more than six months), keep the conga-HPC/cTLU in a climate-controlled building at a constant temperature between 5°C and 40°C, with humidity of less than 65% and at an altitude of less than 3000 m. Also ensure the storage location is dry and well ventilated. We do not recommend storing the conga-HPC/cTLU for more than five years under these conditions. ## 2.8.2 Cooling Solution The heatpipes of congatec heatspreaders/cooling solutions are filled with water by default. For optimal cooling performance, do not store the heatspreaders/cooling solutions at temperatures below -20°C. ### Caution - 1. For temperatures between -10°C and -20°C, preheat the heatpipes before operation. Optionally, the heatpipes can be filled with acetone instead. For more information, contact your local sales representative. - 2. For optimal thermal dissipation, do not store the congatec cooling solutions for more than six months. # 3 Block Diagram # 4 Cooling Solutions congatec GmbH offers the following cooling solutions for the conga-HPC/cTLU. The dimensions of the cooling solutions are shown in the sub-sections. All measurements are in millimeters. Table 10 Cooling Solution Variants | <b>Cooling Solution</b> | Part No | Description | |-------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------| | CSA | 050658 | Active cooling solution with integrated heatpipe, 29mm height and integrated 12V fan. All standoffs are with 2.7mm bore hole. | | | 050659 | Active cooling solution with integrated heatpipe, 29mm height and integrated 12V fan. All standoffs are M2.5mm thread. | | CSP | 050660 | Passive cooling solution with integrated heatpipe, 28mm height. All standoffs are with 2.7mm bore hole. | | | 050661 | Passive cooling solution with integrated heatpipe, 28mm height. All standoffs are with M2.5mm thread. | | HSP | 050662 | Heat spreader with integrated heatpipe, 13mm height. All standoffs are with 2.7mm bore hole. | | | 050663 | Heat spreader with integrated heatpipe, 13mm height. All standoffs are with M2.5mm thread. | #### Caution - 1. The congatec heat spreaders/cooling solutions are tested only within the commercial temperature range of 0° to 60°C. Therefore, if your application that features a congatec heat spreader/cooling solution operates outside this temperature range, ensure the correct operating temperature of the module is maintained at all times. This may require additional cooling components for your final application's thermal solution. - 2. The heatpipes of congatec heatspreaders/cooling solutions are filled with water by default. To ensure optimal cooling performance, they should not be stored at temperatures below -20°C. If the storage temperature drops below -10°C, the heatpipes should be pre-heated before operation. Optionally, the heatpipes can be filled with acetone instead. For more information, contact your local sales representative. - 3. For adequate heat dissipation, use the mounting holes on the cooling solution to attach it to the module. Apply thread-locking fluid on the screws if the cooling solution is used in a high shock and/or vibration environment. To prevent the standoff from stripping or cross-threading, use non-threaded carrier board standoffs to mount threaded cooling solutions. - 4. For applications that require vertically-mounted cooling solution, use only coolers that secure the thermal stacks with fixing post. Without the fixing post feature, the thermal stacks may move. - 5. Do not exceed the recommended maximum torque. Doing so may damage the module or the carrier board, or both. 1. We recommend a maximum torque of 0.5 Nm for carrier board and module mounting screws. - 2. The gap pad material used on congatec heat spreaders may contain silicon oil that can seep out over time depending on the environmental conditions it is subjected to. For more information about this subject, contact your local congatec sales representative and request the gap pad material manufacturer's specification. - 3. For optimal thermal dissipation, do not store the congatec cooling solutions for more than six months ### 4.1 CSA Dimensions # 4.2 CSP Dimensions M2.5 x 11 mm threaded standoff for threaded version or ø2.7 x 11 mm non-threaded standoff for borehole version # 4.3 HSP Dimensions M2.5 x 11 mm threaded standoff for threaded version or ø2.7 x 11 mm non-threaded standoff for borehole version # 5 Onboard Temperature Sensors The conga-HPC/cTLU features two temperature sensors on the top-side and one temperature sensor on the bottom-side of the module. ## 5.1 Top-Side Sensors and CPU Fan Connector The conga-HPC/cTLU features a CPU temperature sensor, a board temperature sensor, and a CPU fan connector on the top-side. The CPU temperature sensor is located in the CPU (U1). This sensor measures the CPU temperature and is defined in CGOS API as CGOS\_TEMP\_CPU. The board temperature sensor measures the 'cold-spot' temperature of the module. The sensor is defined in CGOS API as CGOS\_TEMP\_BOARD. For information about the CPU fan connector (X5), see section 7.2.9 "Fan Control". The sensor and connector locations are shown below: ## 5.2 Bottom-Side Sensor The conga-HPC/cTLU features a board temperature sensor on the bottom-side of the module. The sensor measures the 'hot-spot' temperature of the module. The sensor is defined in CGOS API as CGOS\_TEMP\_BOARD\_ALT. The sensor location is shown below: # **6** Connector Rows The conga-HPC/cTLU is connected to the carrier board via two 400-pin connectors (COM-HPC® Client Module pinout). These connectors are broken down into eight rows. The primary connector J1 consists of rows A, B, C, and D. The secondary connector J2 consists of rows E, F, G, and H. The following subsystems can be found on these connector rows. ### 6.1 NBASE-T Ethernet The conga-HPC/cTLU offers two 2.5 Gigabit Ethernet interfaces (NBASET[0:1]) via two onboard Intel® Ethernet Controller i226 <sup>1</sup>. The interfaces support: - full-duplex operation at 10/100/1000/2500 Mbps - half-duplex operation at 10/100 Mbps - Time-Sensitive Networking (TSN) <sup>2,3</sup> The conga-HPC/cTLU does not support Ethernet KR and KX interfaces. - <sup>1.</sup> The MAC address of the Intel i226 Ethernet controller is preprogrammed by default. The MAC address cannot be reprogrammed. If you require custom MAC address, contact your local sales representative. - <sup>2.</sup> For real time applications, we recommend to use conga-HPC/cTLU industrial variants for Intel® TCC/TSN feature. - <sup>3.</sup> Not supported in Windows® Operating Systems. ### 6.2 Serial ATA The conga-HPC/cTLU offers two Serial ATA interfaces (SATA0 and SATA1). The interfaces support: - independent DMA operation - data transfer rates up to 6.0 Gb/s - AHCI mode using memory space and RAID mode - Hot-plug detect - 1. SATA0 is multiplexed with PCIe02 while SATA1 is multiplexed with PCIe03. - 2. The interfaces do not support legacy mode using I/O space. ## 6.3 PCI Express The conga-HPC/cTLU can support the PCle® link configurations listed in the table below: Table 11 Supported PCIe® Link Configurations | Lane | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 10 | 11 | | |--------|----|-----|----|----|----|----|----|----|-----|----|----|----|--| | | x1 | - | | | | Link | _ | | - | _ | | x2 | | x2 | | x2 | | _ | | | | | | _ | x4 | | | | x4 | | | | | | | Gen | | | | 3 | 3 | | | | 4 | | | | | | Source | | PCH | | | | | | | CPU | | | | | | HSIO# | 2 | 3 | 10 | 11 | 4 | 5 | 6 | 7 | _ | | | | | - 1. Lanes 02:03 are disabled by default. The lanes can be enabled in BIOS Setup instead of SATA0 and SATA1 respectively. - 2. Default link width. Optional link configurations require a customized BIOS. ### 6.4 USB Ports The conga-HPC/cTLU offers eight USB 2.0 ports (USB[0:7]). USB[0:1] can be used to realize two USB4® ports with support for: - DisplayPort™ 1.4 (DP Alt Mode) - PCle® Gen 3 x2 - USB4® 3x2 (40 Gbps) USB[2:3] can be used to realize two USB 3.2 Gen 2 (10 Gbps) ports. - 1. Displays connected via the DP Alt Mode may not wake from sleep (S3). To wake the display, plug the USB cable out and in again. - 2. If you use the conga-HPC/cTLU in combination with the conga-HPC/EVAL-Client evaluation carrier board: - remove jumper X47 from the carrier board to disconnect PMCALERT# for USB[2:3]. Otherwise, the conga-HPC/cTLU may not boot. - mind the orientation of the USB devices you connect to the USB Type-C ports X22 and X23 on the carrier board. The respective USB[2:3] ports of the conga-HPC/cTLU do not support reversible connectors. ### 6.5 eSPI Interface The conga-HPC/cTLU does not offer an eSPI interface on the COM-HPC® connector by default. ### 6.6 Boot SPI Interface The conga-HPC/cTLU is equipped with an onboard Winbond W25R256JVEIQ (256 Mb) Serial Flash memory and offers an SPI interface on the COM-HPC® connector for a carrier based SPI BIOS flash device. For the support SPI BIOS flash devices, refer to section 11.4 "Supported Flash Devices". VCC\_BOOT\_SPI pin is 3.3V. ### 6.7 BIOS Boot Selection The BIOS flash device can be selected via the boot select pins (BSEL[2:0]). The most common settings are described in the table below: Table 12 BIOS Select Options | BSEL2 | BSEL1 | BSEL0 | Boot Option | | | | | |-------|-------|-------|-----------------|--|--|--|--| | 1 | 1 | 1 | MAFS on Module | | | | | | 1 | 1 | 0 | MAFS on Carrier | | | | | For more information, refer to the COM-HPC® Module Base Specification. BSEL[2:0] pins are pulled up to 3.3V on the conga-HPC/cTLU. ## 6.8 Display Interfaces The conga-HPC/cTLU offers four dedicated display interfaces: - three DisplayPort™ Dual-Mode (DP++) interfaces - one eDPTM interface The table below shows the supported display combinations and resolutions: Table 13 Display Combination and Resolutions | | DDI0 | | DDI1 | | DDI2 | eDP | | | |-----------|-----------------|-----------|-----------------|-----------|-----------------|-----------|-----------------|--| | Interface | Max. Resolution | Interface | Max. Resolution | Interface | Max. Resolution | Interface | Max. Resolution | | | DP++ | 4096x2304 | DP++ | 4096x2304 | DP++ | 4096x2304 | eDP | 4096x2304 | | | | @ 60 Hz, 36 bpp | | @ 60 Hz, 36 bpp | | @ 60 Hz, 36 bpp | | @ 60 Hz, 36 bpp | | A single DP/eDP display supports maximum resolution of 5120x3200 @ 60 Hz. ## 6.8.1 DisplayPort™ Dual-Mode (DP++) The conga-HPC/cTLU offers three dedicated DP++ interfaces (DDI0, DDI1, and DDI2). Each interface supports: - VESA® DisplayPort™ Standard 1.4a - HDCP 2.3 and 1.4 content protection - Various audio formats ## 6.8.2 Embedded DisplayPort™ (eDP™) The conga-HPC/cTLU offers one eDP™ interface. The interface supports: - VESA® Embedded DisplayPort™ Standard 1.4b - Spread-Spectrum Clocking - eDP™ display authentication The eDP $^{TM}$ interface does not support HDCP. ## 6.9 Camera Serial Interface (CSI) Ports The conga-HPC/cTLU offers two MIPI CSI-2® v2.0 camera interfaces. ### 6.10 Audio Interfaces The conga-HPC/cTLU offers two MIPI SoundWire® serial audio ports and one Intel® High Definition Audio (HDA) interface by default. Optionally, the conga-HPC/cTLU can offer an I<sup>2</sup>S format serial audio port instead of the HDA interface (assembly option). ## 6.11 Asynchronous Serial Port Interfaces The conga-HPC/cTLU offers two 16C550 compatible UART interfaces (UART[0:1]) via the congatec Board Controller by default. The interfaces support hardware handshake/flow control and up to 115200 baud rate. The conga-HPC/cTLU BIOS supports console redirect to UARTO. ### 6.12 I<sup>2</sup>C Ports The conga-HPC/cTLU offers two I<sup>2</sup>C ports (I2C[0:1]) via the congatec Board Controller with support for multi-master and fast mode. ### Caution 12C0 operates with 3.3V while I2C1 operates with 1.8V — as defined by the COM-HPC® Module Base Specification. - 1. I2C1 is not I3C capable. - 2. For the reserved I<sup>2</sup>C bus addresses, refer to section 10.3 "I2C Bus". ## 6.13 Port 80 Support on USB\_PD I2C Bus The conga-HPC/cTLU offers BIOS Port 80h debug information over the USB Power Delivery I<sup>2</sup>C Bus (USB\_PD\_I2C\_DAT and USB\_PD\_I2C\_CLK). The COM-HPC® Carrier Design Guide describes how the codes can be de-serialized and displayed on two 7-segment displays. For the reserved USB Power Delivery I<sup>2</sup>C Bus addresses, refer to section 10.3 "I2C Bus". ## 6.14 General Purpose SPI Port The conga-HPC/cTLU offers a general purpose SPI port (GP\_SPI) via the congatec Board Controller by default with support for two chip selects. Optionally, the conga-HPC/cTLU can offer the general purpose SPI interface via the SoC (assembly option). The conga-HPC/cTLU module does not support the watchdog NMI mode. ### 6.15 SMBus The conga-HPC/cTLU offers the System Management Bus (SMBus) via the congatec Board Controller by default. Optionally, the SMBus can be switched to the SoC SMBus via an isolation switch (BIOS setup menu option). Make sure the address space of the carrier board SMBus devices does not overlap with the address space of the module devices. For the reserved SMBus addresses, refer to section 10.4 "SMBus". ## 6.16 General Purpose Input Outputs The conga-HPC/cTLU offers twelve general purpose inputs and outputs (GPIO\_[00:11]) via the congatec Board Controller. ## 6.17 Power Control The conga-HPC/cTLU operates with a wide input voltage range (8 V - 20 V). Its power-up sequence is illustrated below: The power control signals VIN\_PWR\_OK, RSTBTN#, SUS\_S3#, and PWRBTN# are described below. For more information, refer to the COM-HPC® Module Base Specification. ### VIN\_PWR\_OK Power OK from main power supply or carrier board voltage regulator circuitry. A high value indicates that the power is good and the module can start its onboard power sequencing. Carrier board hardware should not drive VIN\_PWR\_OK low after the input power is stable. Hold **RSTBTN#** low instead to keep the module in a reset condition if necessary. #### SUS\_S3# The SUS\_S3# signal is an active-low output that can be used to turn on the main outputs of an ATX-style power supply. To accomplish this the signal must be inverted with an inverter/transistor that is supplied by standby voltage and is located on the carrier board. The conga-HPC/cTLU supports the controlling of ATX-style power supplies. If you do not use an ATX power supply, do not connect the conga-HPC/cTLU pins SUS\_S3#, VCC\_5V\_SBY, and PWRBTN#. #### PWRBTN# When using ATX-style power supplies, PWRBTN# is used to connect to a momentary-contact, active-low debounced push-button input while the other terminal on the push-button must be connected to ground. This signal is internally pulled up to $3V_SB$ using a $100 \text{ k}\Omega$ resistor. When PWRBTN# is asserted it indicates that an operator wants to turn the power on or off. The response to this signal from the system may vary as a result of modifications made in BIOS settings or by system software. ### 6.18 Inrush and Maximum Current Peaks The inrush current on the conga-HPC/cTLU can rise as high as 6.3 A on the VCC power rail and as high as 1.5 A on the VCC\_5V\_SBY power rail with a slew rate of 250 V/s. Therefore, ensure the power supply and decoupling capacitors on the carrier board are adequate for proper power sequencing. # 6.19 Power Management #### **ACPI** The conga-HPC/cTLU supports Advanced Configuration and Power Interface (ACPI) specification, revision 5.0. It also supports Suspend to RAM (S3). For more information, see section 8.5 "ACPI Suspend Modes and Resume Events". #### **DEEP Sx** The Deep Sx is a lower power state employed to minimize the power consumption while in S3/S4/S5. In the Deep Sx state, the system entry condition determines if the system context is maintained or not. All power is shut off except for minimal logic which supports limited set of wake events for Deep Sx. The Deep Sx on resumption, puts system back into the state it is entered from. In other words, if Deep Sx state was entered from S3 state, then the resume path will place system back into S3. #### **S5e Power State** The conga-HPC/cTLU features a congatec proprietary Enhanced Soft-Off power state. See section 7.2.10 "Enhanced Soft-Off State" for more information. # 7 Additional Features ## 7.1 Integrated Real-Time Hypervisor The RTS Hypervisor is integrated into the congatec firmware on the conga-HPC/cTLU by default. With the RTS Hypervisor, you can consolidate functionality that previously required multiple dedicated systems on a single x86 hardware platform. The integrated RTS Hypervisor offers a 30-day free evaluation license. The 30-day evaluation starts when the customer receives the x86-based modules. To access the full package, contact congatec Sales team via the online "Request Quote" button for your particular product at https://www.congatec.com/en/products/hypervisor-products. To activate the RTS Hypervisor, change the "Boot Device" in the BIOS setup menu to "Integrated RTS Hypervisor". - 1. Press F2 or DEL during POST to enter the BIOS setup menu. - 2. Go to the Boot tab to enter the Boot setup screen. - 3. Select "Integrated RTS Hypervisor" as "1st Boot Device". - 4. Go to the Save & Exit tab and select "Save Changes and Exit". For more information about the integrated Hypervisor, see the congatec Application Note AN56\_Hypervisor\_on\_Module.pdf on the congatec website at https://www.congatec.com/en/support/application-notes. # Note - 1. The configuration steps and the BIOS setup menu above are valid for "Type Based Boot Priority". For "UEFI Boot Priority", the BIOS setup menu may differ. - 2. The Real-Time Operating System images, driver packages for the General-Purpose Operating System and the installation procedures for the Operating Systems are available for download under the "Technical information" section, in the restricted area of congatec website at www.congatec.com/login. If you require login access, contact your local sales representative. ## 7.2 congatec Board Controller (cBC) The conga-HPC/cTLU is equipped with a Microchip microcontroller. This onboard microcontroller plays an important role for most of the congatec embedded/industrial PC features. It fully isolates some of the embedded features such as system monitoring or the I<sup>2</sup>C bus from the x86 core architecture, which results in higher embedded feature performance and more reliability, even when the x86 processor is in a low power mode. It also ensures that the congatec embedded feature set is fully compatible amongst all congatec modules. The board controller offers the following features: #### 7.2.1 Board Information The conga-HPC/cTLU offers a rich data-set of manufacturing and board information via the congatec Board Controller — such as serial number, EAN number, hardware and firmware revisions, and so on. It also keeps track of dynamically changing data like runtime meter and boot counter. #### 7.2.2 Watchdog The conga-HPC/cTLU offers a multi stage watchdog solution via the congatec Board Controller that is triggered by software. For more information about the Watchdog feature, see the application note AN3\_Watchdog.pdf on the congatec GmbH website at www.congatec.com. ### 7.2.3 Asynchronous Serial Port Interfaces See section 6.11 "Asynchronous Serial Port Interfaces". #### 7.2.4 | I<sup>2</sup>C Ports See section 6.12 "I2C Ports". #### 7.2.5 Port 80 Support on USB\_PD I2C Bus See section 6.13 "Port 80 Support on USB\_PD I2C Bus". ## 7.2.6 General Purpose SPI Port See section 6.14 "General Purpose SPI Port" #### 7.2.7 SMBus See section 6.15 "SMBus" ## 7.2.8 General Purpose Input Outputs See section 6.16 "General Purpose Input Outputs". #### 7.2.9 Fan Control The conga-HPC/cTLU offers signals for a primary and secondary fan via the congatec Board Controller. Signals for the primary fan are routed to onboard connector X5. Signals for the secondary fan are routed to the COM-HPC® connector. For the location of the onboard connector and information about the temperature sensors, see section 5 "Onboard Temperature Sensors". The pinout of the primary fan connector (X5) is described in the table below: Table 14 Primary Fan Connector (X5) Pinout | Pin | Signal | |-----|----------------| | 1 | GND | | 2 | +12V_FAN | | 3 | CPU_FAN_TACHIN | | 4 | CPU_FAN_PWMOUT | **X5** ## Connector Type X5: 4x1 pins, 1.25mm pitch (Molex 53261-0471); Possible Mating Connector: Molex 51021-0400 A four wire fan must be used to generate the correct speed readout. #### 7.2.10 Enhanced Soft-Off State The conga-HPC/cTLU supports enhanced Soft-Off state (S5e)—a congatec proprietary low-power Soft-Off state. In this state, the CPU module switches off almost all the onboard logic in order to reduce the power consumption to absolute minimum (between 0.05 mA and 0.09 mA). The S5e supports power button, sleep button and SMBALERT# wake events. Refer to congatec application note AN36\_S5e\_Implementation.pdf for detailed description of the S5e state. #### 7.2.11 Power Loss Control The cBC provides the power loss control feature. The power loss control feature determines the behaviour of the system after an AC power loss occurs. This feature applies to systems with ATX-style power supplies which support standby power rail. The term "power loss" implies that all power sources, including the standby power are lost (G3 state). Once power loss (transition to G3) or shutdown (transition to S5) occurs, the board controller continuously monitors the standby power rail. If the standby voltage remains stable for 30 seconds, the cBC assumes the system was switched off properly. If the standby voltage is no longer detected within 30 seconds, the module considers this an AC power loss condition. The power loss control feature has three different modes that define how the system responds when standby power is restored after a power loss occurs. The modes are: - Turn On: The system is turned on after a power loss condition - Remain Off: The system is kept off after a power loss condition - Last State: The board controller restores the last state of the system before the power loss condition - 1. If a power loss condition occurs within 30 seconds after a regular shutdown, the cBC may incorrectly set the last state to "ON". - 2. The settings for power loss control have no effect on systems with AT-style power supplies which do not support standby power rail. - 3. The 30 seconds monitoring cycle applies only to the "Last State" power loss control mode. #### 7.3 OEM BIOS Customization The conga-HPC/cTLU is equipped with congatec Embedded BIOS, which is based on American Megatrends Inc. Aptio UEFI firmware. The congatec Embedded BIOS allows system designers to modify the BIOS. For more information about customizing the congatec Embedded BIOS, refer to the congatec System Utility user's guide CGUTLm1x.pdf at www.congatec.com or contact technical support. The supported customization features are described below: #### 7.3.1 OEM Default Settings This feature allows system designers to create and store their own BIOS default configuration. Customized BIOS development by congatec for OEM default settings is no longer necessary because customers can easily perform this configuration by themselves using the congatec system utility CGUTIL. Refer to congatec application note AN8\_Create\_OEM\_Default\_Map.pdf on the congatec website for details on how to add OEM default settings to the congatec Embedded BIOS. #### 7.3.2 OEM Boot Logo This feature allows system designers to replace the standard text output displayed during POST with their own BIOS boot logo. Customized BIOS development by congatec for OEM Boot Logo is no longer necessary because customers can easily perform this configuration by themselves using the congatec system utility CGUTIL. Refer to congatec application note AN8\_Create\_And\_Add\_Bootlogo.pdf on the congatec website for details on how to add OEM boot logo to the congatec Embedded BIOS. #### 7.3.3 OEM POST Logo This feature allows system designers to replace the congatec POST logo displayed in the upper left corner of the screen during BIOS POST with their own BIOS POST logo. Use the congatec system utility CGUTIL 1.5.4 or later to replace/add the OEM POST logo. #### 7.3.4 OEM DXE Driver This feature allows designers to add their own UEFI DXE driver to the congatec embedded BIOS. Contact congatec technical support for more information on how to add an OEM DXE driver. ## 7.4 congatec Battery Management Interface To facilitate the development of battery powered mobile systems based on embedded modules, congatec GmbH defined an interface for the exchange of data between a CPU module (using an ACPI operating system) and a Smart Battery system. A system developed according to the congatec Battery Management Interface Specification can provide the battery management functions supported by an ACPI capable operating system (for example, charge state of the battery, information about the battery, alarms/events for certain battery states and so on) without the need for additional modifications to the system BIOS. In addition to the ACPI-Compliant Control Method Battery mentioned above, the conga-HPC/cTLU BIOS and board controller firmware also support LTC1760 battery manager from Linear Technology and a battery only solution (no charger). All three battery solutions are supported on the I<sup>2</sup>C bus and the SMBus. This gives the system designer more flexibility when choosing the appropriate battery sub-system. For more information about the supported Battery Management Interface, contact your local sales representative. ## 7.5 API Support (CGOS) In order to benefit from the above mentioned non-industry standard feature set, congatec provides an API that allows application software developers to easily integrate all these features into their code. The CGOS API (congatec Operating System Application Programming Interface) is the congatec proprietary API that is available for all commonly used Operating Systems such as Win32, Win64, Win CE, Linux. The architecture of the CGOS API driver provides the ability to write application software that runs unmodified on all congatec CPU modules. All the hardware related code is contained within the congatec embedded BIOS on the module. See section 1.1 of the CGOS API software developers guide, available on the congatec website. # 7.6 Security Features The conga-HPC/cTLU is equipped with an onboard SPI TPM 2.0 (Infineon SLB9670VQ2.0). # 7.7 Suspend to Ram The Suspend to RAM feature is available on the conga-HPC/cTLU. # 8 conga Tech Notes The conga-HPC/cTLU has some technological features that require additional explanation. The following section will give the reader a better understanding of some of these features. # 8.1 Adaptive Thermal Monitor and Catastrophic Thermal Protection Intel® Xeon, Core™ i7/i5/i3 and Celeron® and Pentium® processors have a thermal monitor feature that helps to control the processor temperature. The integrated TCC (Thermal Control Circuit) activates if the processor silicon reaches its maximum operating temperature. The activation temperature that the Intel® Thermal Monitor uses to activate the TCC can be slightly modified via TCC Activation Offset in BIOS setup submenu "CPU submenu". The Adaptive Thermal Monitor controls the processor temperature using two methods: - · Adjusting the processor's operating frequency and core voltage (EIST transitions) - Modulating (start/stop) the processor's internal clocks at a duty cycle of 25% on and 75% off When activated, the TCC causes both processor core and graphics core to reduce frequency and voltage adaptively. The Adaptive Thermal Monitor will remain active as long as the package temperature remains at its specified limit. Therefore, the Adaptive Thermal Monitor will continue to reduce the package frequency and voltage until the TCC is de-activated. Clock modulation is activated if frequency and voltage adjustments are insufficient. Additional hardware, software driver, or operating system support is not required. Intel® Core™ i7/i5/i3, Celeron® and Pentium® processors use the THERMTRIP# signal to shut down the system if the processor's silicon reaches a temperature of approximately 125°C. The THERMTRIP# signal activation is completely independent from processor activity and therefore does not produce any bus cycles. # Note - 1. For THERMTRIP# to switch off the system automatically, use an ATX style power supply - 2. The maximum operating temperature for Intel® Xeon, Core™ i7/i5/i3, Celeron® and Pentium® processors is 100°C - 3. To ensure that the TCC is active for only short periods of time, thus reducing the impact on processor performance to a minimum, it is necessary to have a properly designed thermal solution. The Intel® Xeon, Core™ i7/i5/i3, Celeron® and Pentium® processor's respective datasheet can provide you with more information about this subject. #### 8.2 Processor Performance Control #### 8.2.1 Intel® SpeedStep® Technology (EIST) Intel® processors found on the conga-HPC/cTLU run at different voltage/frequency states (performance states), which is referred to as Enhanced Intel® SpeedStep® Technology (EIST). Operating systems that support performance control take advantage of microprocessors that use several different performance states in order to efficiently operate the processor when it is not being fully used. The operating system will determine the necessary performance state that the processor should run at so that the optimal balance between performance and power consumption can be achieved during runtime. The Windows family of operating systems links its processor performance control policy to the power scheme setting. You must ensure that the power scheme setting you choose has the ability to support Enhanced Intel® SpeedStep® technology. The 11<sup>th</sup> Generation Intel® Core™ processor family supports Intel Speed Shift, a new and energy efficient method for frequency control. This feature is also referred to as Hardware-controlled Performance States (HWP). It is a hardware implementation of the ACPI defined Collaborative Processor Performance Control (CPPC2) and is supported by newer operating systems (Win 8.1 or newer). With this feature enabled, the processor autonomously selects performance states based on workload demand and thermal limits while also considering information provided by the OS e.g., the performance limits and workload history. ### 8.2.2 Intel® Turbo Boost Technology Intel® Turbo Boost Technology allows processor cores to run faster than the base operating frequency if it is operating below power, current, and temperature specification limits. Intel® Turbo Boost Technology is activated when the Operating System (OS) requests the highest processor performance state. The maximum frequency of Intel® Turbo Boost Technology depends on the number of active cores. The amount of time the processor spends in the Intel Turbo Boost Technology state depends on the workload and operating environment. Any of the following can set the upper limit of Intel® Turbo Boost Technology on a given workload: - Number of active cores - Estimated current consumption - Estimated power consumption - Processor temperature When the processor is operating below these limits and the user's workload demands additional performance, the processor frequency dynamically increases by 100 MHz on short and regular intervals until the upper limit is met or the maximum possible upside for the number of active cores is reached. For more information about Intel® Turbo Boost Technology, visit the Intel® website. - 1. Only conga-HPC/cTLU variants that feature the Core™ i7, i5 and i3 processors support Intel® Turbo BoostTechnology. Refer to section 1.2 "Options Information" for information about the maximum turbo frequency available for conga-HPC/cTLU variants. - 2. For real-time sensitive applications, disable EIST and Turbo Mode in the BIOS setup menu to ensure a more deterministic performance. - 3. Disable Turbo mode for industrial use conditions. ## 8.3 Intel® Virtualization Technology Intel® Virtualization Technology (Intel® VT) makes a single system appear as multiple independent systems to software. With this technology, multiple, independent operating systems can run simultaneously on a single system. The technology components support virtualization of platforms based on Intel architecture microprocessors and chipsets. Intel® Virtualization Technology for IA-32, Intel® 64 and Intel® Architecture (Intel® VT-x) added hardware support in the processor to improve the virtualization performance and robustness. RTS Real-Time Hypervisor supports Intel® VT and is verified on all current congatec x86 hardware. congatec supports RTS Hypervisor. ## 8.4 Thermal Management ACPI is responsible for allowing the operating system to play an important part in the system's thermal management. This results in the operating system having the ability to implement cooling decisions according to the demands of the application. The conga-HPC/cTLU offers hardware-based support for passive and active cooling. Passive cooling is implemented in the Intel CPU via the Thermal Control Circuit (TCC) Activation Offset setting in the CPU configuration setup sub-menu. The TCC in the processor is activated at 100°C by default but can be lowered by the Activation Offset—for example, an activation offset of "10" will activate TCC at 90°C. ACPI OS support is not required. See section 8.1 "Adaptive Thermal Monitor and Catastrophic Thermal Protection" for more information. The congatec Board Controller (cBC) supports active cooling solution. The cBC controls the fan's speed based on the temperature readings of the CPU. This feature does not require ACPI OS support. The only software-controlled thermal trip point on conga-HPC/cTLU is the Critical Trip Point. The active or passive cooling policy should ensure that the CPU temperature does not reach this trip point. However, if the critical trip point is reached, the OS will shut down properly in order to prevent damage to the system. Use the "critical trip point" setup node in the BIOS setup menu to determine the temperature threshold at which the system shuts down. The Automatic Critical Trip Point BIOS setting shuts down the system at 5°C above the maximum specified temperature of the processor. # 8.5 ACPI Suspend Modes and Resume Events The conga-HPC/cTLU BIOS supports S3 (Suspend to RAM), S4 (Suspend to Disk) and S5 (Soft-Off). The table below lists the events that wake the system from S3. Table 15 Wake Events | Wake Event | Conditions/Remarks | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Button | Wakes unconditionally from S3-S5. | | Onboard LAN Event | Device driver must be configured for Wake On LAN support. | | SMBALERT# | Wakes unconditionally from S3-S5. | | PCI Express WAKE# | Wakes unconditionally from S3-S5. | | WAKE# | Wakes unconditionally from S3. | | PME# | Activate the wake up capabilities of a PCI device using Windows Device Manager configuration options for this device OR set Resume On PME# to Enabled in the Power setup menu. | | USB Mouse/Keyboard Event | When Standby mode is set to S3, USB hardware must be powered by standby power source. Set USB Device Wakeup from S3/S4 to ENABLED in the ACPI setup menu (if setup node is available in BIOS setup menu). In Device Manager look for the keyboard/mouse devices. Go to the Power Management tab and check 'Allow this device to bring the computer out of standby'. | | RTC Alarm | Activate and configure Resume On RTC Alarm in the Power setup menu. Only available in S5. | | Watchdog Power Button Event | Wakes unconditionally from S3-S5. | # 9 Signal Descriptions and Pinout Tables This section describes the signals found on COM-HPC® Client Type connectors used for congatec GmbH modules. The pinout of the modules complies with PICMG® COM-HPC® Revision 1.00. The table below describes the terminology used in this section. The PU/PD column indicates if a pull-up or pull-down resistor has been used. If the field entry area in this column for the signal is empty, then no pull-up or pull-down resistor has been implemented by congatec. The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level. The Signal Description tables do not list internal pull-ups or pull-downs implemented by the chip vendors. Only pull-ups or pull-downs implemented by congatec are listed. For information about the internal pull-ups or pull-downs implemented by the chip vendors, refer to the respective chip's datasheet. Table 16 Signal Tables Terminology Descriptions | Term | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | PU | congatec implemented pull-up resistor | | PD | congatec implemented pull-down resistor | | Т | Higher voltage tolerance | | I/O 3.3V | Bi-directional signal 3.3V tolerant | | I/O 5V | Bi-directional signal 5V tolerant | | I 3.3V | Input 3.3V tolerant | | I 5V | Input 5V tolerant | | I/O 3.3VSB | Input 3.3V tolerant active in standby state | | O 3.3V | Output 3.3V signal level | | O 5V | Output 5V signal level | | OD | Open drain output | | V <sub>OL</sub> | Output low voltage | | V <sub>OH</sub> | Output high voltage | | Р | Power Input/Output | | DDC | Display Data Channel | | PCIE | In compliance with PCI Express Base Specification, Revision 2.0 and 3.0 | | SATA | In compliance with Serial ATA specification Revision 2.6 and 3.0. | | REF | Reference voltage output. May be sourced from a module power plane. | | KR | 10GBASE-KR compatible signal | | PDS | Pull-down strap. A module output pin that is either tied to GND or is not connected. Used to signal module capabilities (pinout type) to the Carrier Board. | # 9.1 Connector Signal Descriptions Table 17 Primary Connector (J1) Pinout | Pin | Row A | Pin | Row B | Pin | Row C | Pin | Row D | |-----|-----------------|-----|-------------------------------------------|-----|------------------|-----|----------------------------| | A01 | VCC | B01 | VCC | C01 | VCC | D01 | VCC | | A02 | VCC | B02 | PWRBTN# | C02 | RSTBTN# | D02 | VCC | | A03 | VCC | B03 | VCC | C03 | VCC | D03 | VCC | | A04 | VCC | B04 | THERMTRIP# | C04 | CARRIER_HOT# | D04 | VCC | | A05 | VCC | B05 | VCC | C05 | VCC | D05 | VCC | | A06 | VCC | B06 | TAMPER# | C06 | VIN_PWROK | D06 | VCC | | A07 | VCC | B07 | VCC | C07 | VCC | D07 | VCC | | A08 | VCC | B08 | SUS_S3# | C08 | SUS_S4_S5# | D08 | VCC | | A09 | VCC | B09 | VCC | C09 | VCC | D09 | VCC | | A10 | GND | B10 | WD_STROBE# | C10 | GND | D10 | WAKE0# | | A11 | BATLOW# | B11 | WD_OUT | C11 | FAN_PWMOUT | D11 | WAKE1# | | A12 | PLTRST# | B12 | GND | C12 | FAN_TACHIN | D12 | GND | | A13 | GND | B13 | USB5- | C13 | GND | D13 | USB1- | | A14 | USB7- | B14 | USB5+ | C14 | USB3- | D14 | USB1+ | | A15 | USB7+ | B15 | GND | C15 | USB3+ | D15 | GND | | A16 | GND | B16 | USB4- | C16 | GND | D16 | USB0- | | A17 | USB6- | B17 | USB4+ | C17 | USB2- | D17 | USB0+ | | A18 | USB6+ | B18 | GND | C18 | USB2+ | D18 | GND | | A19 | GND | B19 | I2S_LRCLK/SNDW_CLK3/HDA_SYNC | C19 | GND | D19 | DDI0_SDA_AUX- <sup>3</sup> | | A20 | DDI1_SDA_AUX- 3 | B20 | I2S_DOUT/SNDW_DAT3/HDA_SDOUT <sup>3</sup> | C20 | SNDW_DMIC_CLK1 | D20 | DDI0_SCL_AUX+ | | A21 | DDI1_SCL_AUX+ | B21 | I2S_MCLK/HDA_RST# | C21 | SNDW_DMIC_DAT1 | D21 | GND | | A22 | GND | B22 | I2S_DIN/SNDW_DAT2/HDA_SDIN | C22 | GND | D22 | DDI0_PAIR0- | | A23 | DDI1_PAIR0- | B23 | I2S_CLK/SNDW_CLK2/HDA_BITCLK | C23 | SNDW_DMIC_CLK0 | D23 | DDI0_PAIR0+ | | A24 | DDI1_PAIR0+ | B24 | VCC_5V_SBY | C24 | SNDW_DMIC_DAT0 | D24 | GND | | A25 | GND | B25 | USB67_OC# | C25 | GND | D25 | DDI0_PAIR1- | | A26 | DDI1_PAIR1- | B26 | USB45_OC# | C26 | DDI0_DDC_AUX_SEL | D26 | DDI0_PAIR1+ | | A27 | DDI1_PAIR1+ | B27 | USB23_OC# | C27 | DDI1_DDC_AUX_SEL | D27 | GND | | A28 | GND | B28 | USB01_OC# | C28 | DDI0_HPD | D28 | DDI0_PAIR2- | | A29 | DDI1_PAIR2- | B29 | SML1_CLK | C29 | DDI1_HPD | D29 | DDI0_PAIR2+ | | A30 | DDI1_PAIR2+ | B30 | SML1_DAT | C30 | eDP_HPD | D30 | GND | | A31 | GND | B31 | PMCALERT# | C31 | eDP_VDD_EN | D31 | DDI0_PAIR3- | | A32 | DDI1_PAIR3- | B32 | SML0_CLK | C32 | eDP_BKLT_EN | D32 | DDI0_PAIR3+ | | A33 | DDI1_PAIR3+ | B33 | SML0_DAT | C33 | eDP_BKLTCTL | D33 | GND | | A34 | GND | B34 | USB_PD_ALERT# | C34 | GND | D34 | AC_PRESENT | | A35 | eDP_AUX- | B35 | USB_PD_I2C_CLK | C35 | USB1_AUX- | D35 | RSVD <sup>1</sup> | | A36 | eDP_AUX+ | B36 | USB_PD_I2C_DAT | C36 | USB1_AUX+ | D36 | GND | | | CNID | D07 | LUCD DT FALA | 007 | CND | 1007 | LICEA COTYO | |-----|----------------------------------|-----|---------------------------|-----|---------------------------|------|-------------| | A37 | GND | B37 | USB_RT_ENA | C37 | GND | D37 | USB1_SSTX0- | | A38 | eDP_TX0- | B38 | USB1_LSRX <sup>3</sup> | C38 | USB1_SSRX0- | D38 | USB1_SSTX0+ | | A39 | eDP_TX0+ | B39 | USB1_LSTX | C39 | USB1_SSRX0+ | D39 | GND | | A40 | GND | B40 | USB0_LSRX <sup>3</sup> | C40 | GND | D40 | USB1_SSTX1- | | A41 | eDP_TX1- | B41 | USB0_LSTX | C41 | USB1_SSRX1- | D41 | USB1_SSTX1+ | | A42 | eDP_TX1+ | B42 | GND | C42 | USB1_SSRX1+ | D42 | GND | | A43 | GND | B43 | USB0_AUX- | C43 | GND | D43 | USB0_SSTX0- | | A44 | eDP_TX2- | B44 | USB0_AUX+ | C44 | USB0_SSRX0- | D44 | USB0_SSTX0+ | | A45 | eDP_TX2+ | B45 | LID# | C45 | USB0_SSRX0+ | D45 | GND | | A46 | GND | B46 | SLEEP# | C46 | GND | D46 | USB0_SSTX1- | | A47 | eDP_TX3- | B47 | VCC_BOOT_SPI (3.3V) | C47 | USB0_SSRX1- | D47 | USB0_SSTX1+ | | A48 | eDP_TX3+ | B48 | BOOT_SPI_CS# | C48 | USB0_SSRX1+ | D48 | GND | | A49 | GND | B49 | BSEL0 | C49 | GND | D49 | SATA0_RX- | | A50 | eSPI_IO0 <sup>1</sup> | B50 | BSEL1 | C50 | BOOT_SPI_IO0 <sup>3</sup> | D50 | SATA0_RX+ | | A51 | eSPI_IO1 <sup>1</sup> | B51 | BSEL2 | C51 | BOOT_SPI_IO1 | D51 | GND | | A52 | eSPI_IO2 <sup>1</sup> | B52 | eSPI_ALERTO# <sup>2</sup> | C52 | BOOT_SPI_IO2 <sup>3</sup> | D52 | SATA0_TX- | | A53 | eSPI_IO3 <sup>1</sup> | B53 | eSPI_ALERT1# <sup>2</sup> | C53 | BOOT_SPI_IO3 <sup>3</sup> | D53 | SATA0_TX+ | | A54 | eSPI_CLK <sup>1</sup> (optional) | B54 | eSPI_CS0# <sup>2</sup> | C54 | BOOT_SPI_CLK | D54 | GND | | A55 | GND | B55 | eSPI_CS1# <sup>2</sup> | C55 | GND | D55 | SATA1_RX- | | A56 | PCIe_CLKREQ0_LO# | B56 | eSPI_RST# | C56 | PCIe_REFCLK0_HI- | D56 | SATA1_RX+ | | A57 | PCIe_CLKREQ0_HI# | B57 | GND | C57 | PCIe_REFCLK0_HI+ | D57 | GND | | A58 | GND | B58 | PCIe_BMC_RX-1 | C58 | GND | D58 | SATA1_TX- | | A59 | PCIe_BMC_TX- 1 | B59 | PCIe_BMC_RX+ 1 | C59 | PCIe_REFCLK0_LO- | D59 | SATA1_TX+ | | A60 | PCIe_BMC_TX+ 1 | B60 | GND | C60 | PCIe_REFCLK0_LO+ | D60 | GND | | A61 | GND | B61 | PCle08_RX- | C61 | GND | D61 | PCIe00_TX- | | A62 | PCIe08_TX- | B62 | PCle08_RX+ | C62 | PCIe00_RX- | D62 | PCIe00_TX+ | | A63 | PCIe08_TX+ | B63 | GND | C63 | PCIe00_RX+ | D63 | GND | | A64 | GND | B64 | PCle09_RX- | C64 | GND | D64 | PCIe01_TX- | | A65 | PCIe09_TX- | B65 | PCle09_RX+ | C65 | PCIe01_RX- | D65 | PCIe01_TX+ | | A66 | PCIe09_TX+ | B66 | GND | C66 | PCIe01_RX+ | D66 | GND | | A67 | GND | B67 | PCle10_RX- | C67 | GND | D67 | PCIe02_TX- | | A68 | PCle10_TX- | B68 | PCle10_RX+ | C68 | PCIe02_RX- | D68 | PCIe02_TX+ | | A69 | PCle10_TX+ | B69 | GND | C69 | PCIe02_RX+ | D69 | GND | | A70 | GND | B70 | PCle11_RX- | C70 | GND | D70 | PCIe03_TX- | | A71 | PCle11_TX- | B71 | PCle11_RX+ | C71 | PCIe03_RX- | D71 | PCIe03_TX+ | | A72 | PCle11_TX+ | B72 | GND | C72 | PCle03_RX+ | D72 | GND | | A73 | GND | B73 | PCle12_RX-1 | C73 | GND | D73 | PCIe04_TX- | | A74 | PCle12_TX-1 | B74 | PCle12_RX+ 1 | C74 | PCIe04_RX- | D74 | PCIe04_TX+ | | A75 | PCle12_TX+ 1 | B75 | GND | C75 | PCIe04_RX+ | D75 | GND | | A76 | GND | B76 | PCle13_RX-1 | C76 | GND | D76 | PCIe05_TX- | | A77 | PCle13_TX-1 | B77 | PCle13_RX+ 1 | C77 | PCIe05_RX- | D77 | PCIe05_TX+ | | | | | | | | | | | | | _ | I | | | 1 | | |------|--------------------|------|--------------------------|------|-----------------|------|-------------------| | A78 | PCIe13_TX+ 1 | B78 | GND | C78 | PCIe05_RX+ | D78 | GND | | A79 | GND | B79 | PCIe14_RX-1 | C79 | GND | D79 | PCIe06_TX- | | A80 | PCIe14_TX-1 | B80 | PCle14_RX+ 1 | C80 | PCIe06_RX- | D80 | PCIe06_TX+ | | A81 | PCle14_TX+ 1 | B81 | GND | C81 | PCIe06_RX+ | D81 | GND | | A82 | GND | B82 | PCle15_RX-1 | C82 | GND | D82 | PCIe07_TX- | | A83 | PCIe15_TX-1 | B83 | PCle15_RX+ 1 | C83 | PCIe07_RX- | D83 | PCIe07_TX+ | | A84 | PCIe15_TX+ 1 | B84 | GND | C84 | PCIe07_RX+ | D84 | GND | | A85 | GND | B85 | TEST# | C85 | GND | D85 | NBASET0_MDI0- | | A86 | VCC_RTC | B86 | RSMRST_OUT# | C86 | SMB_CLK | D86 | NBASET0_MDI0+ | | A87 | SUS_CLK | B87 | UART1_TX | C87 | SMB_DAT | D87 | GND | | A88 | GPIO_00 | B88 | UART1_RX | C88 | SMB_ALERT#3 | D88 | NBASET0_MDI1- | | A89 | GPIO_01 | B89 | UART1_RTS# | C89 | UARTO_TX | D89 | NBASET0_MDI1+ | | A90 | GPIO_02 | B90 | UART1_CTS# | C90 | UARTO_RX | D90 | GND | | A91 | GPIO_03 | B91 | IPMB_CLK | C91 | UARTO_RTS# | D91 | NBASET0_MDI2- | | A92 | GPIO_04 | B92 | IPMB_DAT | C92 | UART0_CTS# | D92 | NBASET0_MDI2+ | | A93 | GPIO_05 | B93 | GP_SPI_MOSI <sup>3</sup> | C93 | I2C0_CLK | D93 | GND | | A94 | GPIO_06 | B94 | GP_SPI_MISO | C94 | I2C0_DAT | D94 | NBASET0_MDI3- | | A95 | GPIO_07 | B95 | GP_SPI_CS0# | C95 | I2C0_ALERT# | D95 | NBASET0_MDI3+ | | A96 | GPIO_08 | B96 | GP_SPI_CS1# <sup>3</sup> | C96 | I2C1_CLK | D96 | GND | | A97 | GPIO_09 | B97 | GP_SPI_CS2# <sup>2</sup> | C97 | I2C1_DAT | D97 | NBASETO_LINK_MAX# | | A98 | GPIO_10 | B98 | GP_SPI_CS3# <sup>2</sup> | C98 | NBASETO_SDP | D98 | NBASETO_LINK_MID# | | A99 | GPIO_11 | B99 | GP_SPI_CLK | C99 | NBASETO_CTREF 1 | D99 | NBASETO_LINK_ACT# | | A100 | TYPE0 <sup>1</sup> | B100 | GP_SPI_ALERT# | C100 | TYPE1 | D100 | TYPE2 | - 1. Not connected - <sup>2.</sup> Not supported - <sup>3.</sup> Bootstrap signal Table 18 Secondary Connector (J2) Pinout | Pin | Row E | Pin | Row F | Pin | Row G | Pin | Row H | |-----|-----------------------------|-----|-------------------------|-----|-------------------------|-----|-------------------------| | E1 | RAPID_SHUTDOWN <sup>2</sup> | F1 | RSVD <sup>1</sup> | G1 | RSVD <sup>1</sup> | H1 | GND | | E2 | GND | F2 | RSVD <sup>1</sup> | G2 | GND | H2 | USB2_SSTX0- | | E3 | DDI2_SDA_AUX- | F3 | RSVD <sup>1</sup> | G3 | USB2_SSRX0- | Н3 | USB2_SSTX0+ | | E4 | DDI2_SCL_AUX+ | F4 | RSVD <sup>1</sup> | G4 | USB2_SSRX0+ | H4 | GND | | E5 | GND | F5 | RSVD <sup>1</sup> | G5 | GND | H5 | USB2_SSTX1- 1 | | E6 | DDI2_PAIR0- | F6 | RSVD <sup>1</sup> | G6 | USB2_SSRX1- 1 | H6 | USB2_SSTX1+ 1 | | E7 | DDI2_PAIR0+ | F7 | RSVD <sup>1</sup> | G7 | USB2_SSRX1+ 1 | H7 | GND | | E8 | GND | F8 | RSVD <sup>1</sup> | G8 | GND | H8 | USB3_SSTX0- | | E9 | DDI2_PAIR1- | F9 | RSVD <sup>1</sup> | G9 | USB3_SSRX0- | H9 | USB3_SSTX0+ | | E10 | DDI2_PAIR1+ | F10 | RSVD <sup>1</sup> | G10 | USB3_SSRX0+ | H10 | GND | | E11 | GND | F11 | RSVD <sup>1</sup> | G11 | GND | H11 | USB3_SSTX1- 1 | | E12 | DDI2_PAIR2- | F12 | RSVD <sup>1</sup> | G12 | USB3_SSRX1- 1 | H12 | USB3_SSTX1+ 1 | | E13 | DDI2_PAIR2+ | F13 | RSVD <sup>1</sup> | G13 | USB3_SSRX1+ 1 | H13 | GND | | E14 | GND | F14 | RSVD <sup>1</sup> | G14 | GND | H14 | USB2_AUX- 1 | | E15 | DDI2_PAIR3- | F15 | RSVD <sup>1</sup> | G15 | USB3_LSRX <sup>2</sup> | H15 | USB2_AUX+ 1 | | E16 | DDI2_PAIR3+ | F16 | RSVD <sup>1</sup> | G16 | USB3_LSTX <sup>2</sup> | H16 | GND | | E17 | GND | F17 | RSVD <sup>1</sup> | G17 | USB2_LSRX <sup>2</sup> | H17 | USB3_AUX- 1 | | E18 | DDI2_DDC_AUX_SEL | F18 | RSVD <sup>1</sup> | G18 | USB2_LSTX <sup>2</sup> | H18 | USB3_AUX+ 1 | | E19 | DDI2_HPD | F19 | GND | G19 | PEG_LANE_REV# 1 | H19 | GND | | E20 | GND | F20 | PCle32_RX- <sup>1</sup> | G20 | GND | H20 | PCIe40_TX- 1 | | E21 | PCle32_TX- <sup>1</sup> | F21 | PCle32_RX+ <sup>1</sup> | G21 | PCIe40_RX-1 | H21 | PCIe40_TX+ 1 | | E22 | PCle32_TX+ <sup>1</sup> | F22 | GND | G22 | PCIe40_RX+ 1 | H22 | GND | | E23 | GND | F23 | PCle33_RX- <sup>1</sup> | G23 | GND | H23 | PCIe41_TX- <sup>1</sup> | | E24 | PCle33_TX- <sup>1</sup> | F24 | PCIe33_RX+ 1 | G24 | PCIe41_RX-1 | H24 | PCIe41_TX+ 1 | | E25 | PCle33_TX+ <sup>1</sup> | F25 | GND | G25 | PCIe41_RX+ 1 | H25 | GND | | E26 | GND | F26 | PCIe34_RX- <sup>1</sup> | G26 | GND | H26 | PCIe42_TX- <sup>1</sup> | | E27 | PCle34_TX- <sup>1</sup> | F27 | PCIe34_RX+ <sup>1</sup> | G27 | PCIe42_RX-1 | H27 | PCIe42_TX+ <sup>1</sup> | | E28 | PCle34_TX+ <sup>1</sup> | F28 | GND | G28 | PCIe42_RX+ <sup>1</sup> | H28 | GND | | E29 | GND | F29 | PCle35_RX-1 | G29 | GND | H29 | PCIe43_TX- <sup>1</sup> | | E30 | PCle35_TX- <sup>1</sup> | F30 | PCIe35_RX+ <sup>1</sup> | G30 | PCIe43_RX- <sup>1</sup> | H30 | PCIe43_TX+ 1 | | E31 | PCle35_TX+ <sup>1</sup> | F31 | GND | G31 | PCIe43_RX+ 1 | H31 | GND | | E32 | GND | F32 | PCIe36_RX- <sup>1</sup> | G32 | GND | H32 | PCIe44_TX- <sup>1</sup> | | E33 | PCle36_TX- <sup>1</sup> | F33 | PCle36_RX+ <sup>1</sup> | G33 | PCIe44_RX- <sup>1</sup> | H33 | PCIe44_TX+ 1 | | E34 | PCle36_TX+ 1 | F34 | GND | G34 | PCIe44_RX+ 1 | H34 | GND | | E35 | GND | F35 | PCle37_RX-1 | G35 | GND | H35 | PCIe45_TX-1 | | E36 | PCle37_TX- <sup>1</sup> | F36 | PCle37_RX+ 1 | G36 | PCIe45_RX- <sup>1</sup> | H36 | PCIe45_TX+ 1 | | E37 | PCle37_TX+ 1 | F37 | GND | G37 | PCIe45_RX+ 1 | H37 | GND | | E38 | GND | F38 | PCle38_RX-1 | G38 | GND | H38 | PCIe46_TX- | | E39 | PCle38_TX- <sup>1</sup> | F39 | PCle38_RX+ 1 | G39 | PCIe46_RX-1 | H39 | PCIe46_TX+ | |-----|----------------------------|-----|-------------------------|-----|-------------------|-----|-------------------------| | E40 | PCle38_TX+ <sup>1</sup> | F40 | GND | G40 | PCle46_RX+ 1 | H40 | GND | | E41 | GND | F41 | PCle39_RX-1 | G41 | GND | H41 | PCle47_TX- 1 | | E42 | PCle39_TX- 1 | F42 | PCle39_RX+ 1 | G42 | PCIe47_RX-1 | H42 | PCle47_TX+ 1 | | E43 | PCle39_TX+ 1 | F43 | GND | G43 | PCIe47_RX+ 1 | H43 | GND | | E44 | GND | F44 | PCle16_RX-1 | G44 | GND | H44 | PCle24_TX-1 | | E45 | PCIe16_TX-1 | F45 | PCle16_RX+ 1 | G45 | PCle24_RX-1 | H45 | PCle24_TX+ 1 | | E46 | PCIe16_TX+ 1 | F46 | GND | G46 | PCle24_RX+ 1 | H46 | GND | | E47 | GND | F47 | PCle17_RX-1 | G47 | GND | H47 | PCIe25_TX- <sup>1</sup> | | E48 | PCle17_TX- 1 | F48 | PCle17_RX+1 | G48 | PCle25_RX-1 | H48 | PCle25_TX+ 1 | | E49 | PCIe17_TX+ 1 | F49 | GND | G49 | PCle25_RX+ 1 | H49 | GND | | E50 | GND | F50 | PCle18_RX-1 | G50 | GND | H50 | PCle26_TX- <sup>1</sup> | | E51 | PCle18_TX- <sup>1</sup> | F51 | PCle18_RX+1 | G51 | PCle26_RX-1 | H51 | PCle26_TX+ 1 | | E52 | PCIe18_TX+ 1 | F52 | GND | G52 | PCle26_RX+ 1 | H52 | GND | | E53 | GND | F53 | PCle19_RX-1 | G53 | GND | H53 | PCIe27_TX- <sup>1</sup> | | E54 | PCIe19_TX-1 | F54 | PCle19_RX+ 1 | G54 | PCle27_RX-1 | H54 | PCIe27_TX+ <sup>1</sup> | | E55 | PCIe19_TX+ 1 | F55 | GND | G55 | PCIe27_RX+ 1 | H55 | GND | | E56 | GND | F56 | PCle20_RX-1 | G56 | GND | H56 | PCle28_TX-1 | | E57 | PCIe20_TX- <sup>1</sup> | F57 | PCle20_RX+ 1 | G57 | PCle28_RX-1 | H57 | PCle28_TX+ <sup>1</sup> | | E58 | PCIe20_TX+ 1 | F58 | GND | G58 | PCle28_RX+ 1 | H58 | GND | | E59 | GND | F59 | PCle21_RX-1 | G59 | GND | H59 | PCle29_TX- <sup>1</sup> | | E60 | PCIe21_TX- <sup>1</sup> | F60 | PCle21_RX+ 1 | G60 | PCle29_RX-1 | H60 | PCle29_TX+ <sup>1</sup> | | E61 | PCIe21_TX+ 1 | F61 | GND | G61 | PCle29_RX+ 1 | H61 | GND | | E62 | GND | F62 | PCle22_RX- <sup>1</sup> | G62 | GND | H62 | PCle30_TX- <sup>1</sup> | | E63 | PCIe22_TX- <sup>1</sup> | F63 | PCIe22_RX+ <sup>1</sup> | G63 | PCle30_RX-1 | H63 | PCle30_TX+ <sup>1</sup> | | E64 | PCIe22_TX+ <sup>1</sup> | F64 | GND | G64 | PCle30_RX+ 1 | H64 | GND | | E65 | GND | F65 | PCle23_RX-1 | G65 | GND | H65 | PCle31_TX- <sup>1</sup> | | E66 | PCIe23_TX- <sup>1</sup> | F66 | PCle23_RX+ <sup>1</sup> | G66 | PCle31_RX-1 | H66 | PCle31_TX+ 1 | | E67 | PCIe23_TX+ <sup>1</sup> | F67 | GND | G67 | PCle31_RX+ 1 | H67 | GND | | E68 | GND | F68 | RSVD <sup>1</sup> | G68 | GND | H68 | RSVD <sup>1</sup> | | E69 | RSVD <sup>1</sup> | F69 | RSVD <sup>1</sup> | G69 | RSVD <sup>1</sup> | H69 | RSVD <sup>1</sup> | | E70 | RSVD <sup>1</sup> | F70 | GND | G70 | RSVD <sup>1</sup> | H70 | GND | | E71 | RSVD <sup>1</sup> | F71 | NBASET1_MDI0- | G71 | GND | H71 | CSI1_RX0- | | E72 | RSVD <sup>1</sup> | F72 | NBASET1_MDI0+ | G72 | CSI0_RX0- | H72 | CSI1_RX0+ | | E73 | RSVD <sup>1</sup> | F73 | GND | G73 | CSI0_RX0+ | H73 | GND | | E74 | RSVD <sup>1</sup> | F74 | NBASET1_MDI1- | G74 | GND | H74 | CSI1_RX1- | | E75 | RSVD <sup>1</sup> | F75 | NBASET1_MDI1+ | G75 | CSI0_RX1- | H75 | CSI1_RX1+ | | E76 | RSVD <sup>1</sup> | F76 | GND | G76 | CSI0_RX1+ | H76 | GND | | E77 | RSVD <sup>1</sup> | F77 | NBASET1_MDI2- | G77 | GND | H77 | CSI1_RX2- | | E78 | NBASET1_CTREF <sup>1</sup> | F78 | NBASET1_MDI2+ | G78 | CSI0_RX2- | H78 | CSI1_RX2+ | | E79 | NBASET1_SDP | F79 | GND | G79 | CSI0_RX2+ | H79 | GND | | E80 | NBASET1_LINK_MID# | F80 | NBASET1_MDI3- | G80 | GND | H80 | CSI1_RX3- | |------|---------------------|------|------------------------------|------|------------------------------|------|------------------------------| | E81 | NBASET1_LINK_ACT# | F81 | NBASET1_MDI3+ | G81 | CSI0_RX3- | H81 | CSI1_RX3+ | | E82 | NBASET1_LINK_MAX# | F82 | GND | G82 | CSI0_RX3+ | H82 | GND | | E83 | GND | F83 | RSVD <sup>1</sup> | G83 | GND | H83 | CSI1_CLK- | | E84 | RSVD <sup>1</sup> | F84 | RSVD <sup>1</sup> | G84 | CSI0_CLK- | H84 | CSI1_CLK+ | | E85 | RSVD <sup>1</sup> | F85 | GND | G85 | CSI0_CLK+ | H85 | GND | | E86 | GND | F86 | ETH0_TX- 1 | G86 | GND | H86 | CSI1_I2C_CLK | | E87 | ETH0_RX- 1 | F87 | ETH0_TX+ 1 | G87 | CSI0_I2C_CLK | H87 | CSI1_I2C_DAT | | E88 | ETH0_RX+ 1 | F88 | GND | G88 | CSI0_I2C_DAT | H88 | CSI1_MCLK | | E89 | GND | F89 | ETH1_TX- 1 | G89 | CSI0_MCLK | H89 | CSI1_RST# | | E90 | ETH1_RX- 1 | F90 | ETH1_TX+ 1 | G90 | CSI0_RST# | H90 | CSI1_ENA | | E91 | ETH1_RX+ 1 | F91 | GND | G91 | CSI0_ENA | H91 | GND | | E92 | GND | F92 | PCIe_REFCLK2- | G92 | GND | H92 | PCIe_REFCLKIN0- 1 | | E93 | PCIe_REFCLK1- | F93 | PCIe_REFCLK2+ | G93 | RSVD <sup>1</sup> | H93 | PCIe_REFCLKIN0+ 1 | | E94 | PCIe_REFCLK1+ | F94 | GND | G94 | RSVD <sup>1</sup> | H94 | GND | | E95 | GND | F95 | RSVD <sup>1</sup> | G95 | GND | H95 | PCIe_REFCLKIN1-1 | | E96 | PCIe_CLKREQ1# | F96 | ETH0-1_PRSNT# <sup>2</sup> | G96 | ETH0-1_I2C_CLK <sup>2</sup> | H96 | PCIe_REFCLKIN1+ 1 | | E97 | PCIe_CLKREQ2# | F97 | ETH0-1_PHY_RST# <sup>2</sup> | G97 | ETH0-1_I2C_DAT <sup>2</sup> | H97 | GND | | E98 | PCIe_CLKREQ_OUT0# 1 | F98 | ETH0_SDP <sup>1</sup> | G98 | ETH0-1_PHY_INT# <sup>2</sup> | H98 | ETH0-1_MDIO_CLK <sup>1</sup> | | E99 | PCIe_CLKREQ_OUT1# 1 | F99 | ETH1_SDP <sup>1</sup> | G99 | ETH0-1_INT# <sup>2</sup> | H99 | ETH0-1_MDIO_DAT <sup>2</sup> | | E100 | PCIe_PERST_IN0# 1 | F100 | PCIe_PERST_IN1# 1 | G100 | PCIe_WAKE_OUT0# 1 | H100 | PCIe_WAKE_OUT1# 1 | 1. Not connected <sup>2.</sup> Not supported Table 19 NBASE-T Ethernet Signal Descriptions | Gigabit Ethernet | Pin # | Description | | | | I/O | PU/PD | Comment | |-------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------|------------|-------|--------------------------------------------| | NBASET0_MDI0+<br>NBASET0_MDI0-<br>NBASET0_MDI1+<br>NBASET0_MDI1- | D86<br>D85<br>D89<br>D88 | 100 Mbps and 10 | nt Interface Differential P<br>Mbps modes.<br>nused in some modes, p | I/O MDI<br>3.3VSB | | | | | | NBASET0_MDI2+<br>NBASET0_MDI2- | D92<br>D91 | | 10000BASE-T<br>1000BASE-T | 100BASE-TX | 10BASE-T | | | | | NBASETO_MDI3+ | D95 | MDI[0]+/- | B1_DA+/- | TX+/- | TX+/- | | | | | NBASET0_MDI3- | D94 | MDI[1]+/- | B1_DB+/- | RX+/- | RX+/- | | | | | NBASET1_MDI0+ | F72 | MDI[2]+/- | B1_DC+/- | | | | | | | NBASET1_MDI0- | F71 | MDI[3]+/- | B1_DD+/- | | | | | | | NBASET1_MDI1+ NBASET1_MDI1- NBASET1_MDI2+ NBASET1_MDI2- NBASET1_MDI3+ NBASET1_MDI3- | F75<br>F74<br>F78<br>F77<br>F81<br>F80 | | | | | | | | | NBASET0_LINK_ACT#<br>NBASET1_LINK_ACT# | D99<br>E81 | 20 mA or more cu<br>20 mA or more cu | NBASE-T Ethernet Controller activity indicator, active low.<br>20 mA or more current sink capability at V <sub>OL</sub> of 0.4V max.<br>20 mA or more current source capability at V <sub>OH</sub> of 2.4V min. | | | | | | | NBASET0_LINK_MAX#<br>NBASET1_LINK_MAX# | D97<br>E82 | established at the<br>10G, 5G, 2.5G etc<br>20 mA or more co | e maximum speed that t<br>c).<br>urrent sink capability at \ | he Ethernet controller | e low. If active, the link is<br>is capable of (which may be | O 3.3VSB | | | | NBASET0_LINK_MID#<br>NBASET1_LINK_MID# | D98<br>E80 | NBASE-T Etherne<br>established but a<br>capable of.<br>20 mA or more cu | mA or more current source capability at $V_{OH}$ of 2.4V min. CASE-T Ethernet Controller MID Speed Link indicator, active low. If active, the link is ablished but at a speed lower than what the maximum speed that the Ethernet controller is bable of. mA or more current sink capability at $V_{OL}$ of 0.4V max. mA or more current source capability at $V_{OH}$ of 2.4V min. | | | | | | | NBASET0_CTREF<br>NBASET1_CTREF | C99<br>E78 | reference voltage<br>0V and as high as<br>If not needed, the<br>be current limited | erence voltage for Carrier Board NBASET Ethernet channel 0 magnetics center tap. The rence voltage is determined by the requirements of the Module PHY and may be as low as and as high as 3.3V. Set needed, these pins may be left open on the Carrier. The reference voltage output shall current limited on the Module. In the case in which the reference is shorted to ground, the ent shall be limited to 250 mA or less. | | | | | Not connected | | NBASET0_SDP<br>NBASET1_SDP | C98<br>E79 | | et Controller 0 Software- | Definable Pin. Can also | be used for IEEE1588 support | I/O 3.3VSB | | Signals provided by Intel i226 controllers | Table 20 Ethernet KR and KX Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |----------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|---------------| | ETH0_TX+<br>ETH0_TX- | F87<br>F86 | Ethernet KR ports, transmit output differential pairs. | O KR | | Not connected | | ETHO_RX+<br>ETHO_RX- | E88<br>E87 | Ethernet KR ports, receive input differential pairs. | I KR | | Not connected | | ETH1_TX+<br>ETH1_TX- | F90<br>F89 | Ethernet KR ports, transmit output differential pairs. | O KR | | Not connected | | ETH1_RX+<br>ETH1_RX- | E91<br>E90 | Ethernet KR ports, receive input differential pairs. | I KR | | Not connected | | ETH0-1_MDIO_DAT | H99 | Management Data I/O interface mode data signal for serial data transfers between the MAC and an external PHY for ETHx ports 0 to 1 | I/O 3.3V | PU 2K2 3.3VSB | Not supported | | ETH0-1_MDIO_CLK | H98 | Clock signal for Management Data I/O interface mode data signal for serial data transfers between the MAC and an external PHY for ETHx ports 0 to 1. | O 3.3V | | Not connected | | ETH0-1_INT# | G99 | Active low interrupt signal from IO Port expanders for ETH ports 0 to 1. | 13.3V | PU 2K2 3.3VSB | Not supported | | ETH0-1_PHY_INT# | G98 | Active low PHY interrupt signal from ETH ports 0 to 1. | 13.3V | PU 2K2 3.3VSB | Not supported | | ETH0-1_PHY_RST# | F97 | Active low output PHY reset signal for ETH ports 0 to 1. | O 3.3V | PD OR (GND) | Not supported | | ETH0-1_I2C_DAT | G97 | I2C data signal of the 2-wire management interface used by the Ethernet KR controller to access the management registers of an external SFP Module or to configure the Carrier PHY for ETHx ports 0 to 3 (Server) or 0 to 1 (Client) and for serialized status information (e.g. LED states). | I/O OD<br>3.3V | PU 2K2 3.3VSB | Not supported | | ETH0-1_I2C_CLK | G96 | The I2C clock signals associated with ETH0-3 I2C data lines in the row above. | I/O OD<br>3.3V | PU 2K2 3.3VSB | Not supported | | ETH0_SDP<br>ETH1_SDP | F98<br>F99 | Software-Definable Pins. Can also be used for IEEE1588 support such as a PPS signal. | I/O 3.3V | | Not connected | | ETH0-1_PRSNT# | F96 | Carrier pulls this line to GND if there is Carrier hardware present to support Ethernet KR signaling on ETH0 or ETH1. If only one KR channel is supported, it should be on ETH0. | 13.3V | PU 2K2 3.3VSB | Not supported | The conga-HPC/cTLU does not support Ethernet KR and KX interfaces. ## Table 21 SATA Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |------------------------|------------|----------------------------------------------------------|--------|-------|-----------------------------------------------------------------| | SATA0_TX+<br>SATA0_TX- | D53<br>D52 | Serial ATA channel 0, Transmit Output differential pair. | O SATA | | Shared with PCle lane 2. Enabled in BIOS setup menu by default. | | SATAO_RX+<br>SATAO_RX- | D50<br>D49 | Serial ATA channel 0, Receive Input differential pair. | I SATA | | | | SATA1_TX+<br>SATA1_TX- | D59<br>D58 | Serial ATA channel 1, Transmit Output differential pair. | O SATA | | Shared with PCIe lane 3. Enabled in BIOS setup menu by default. | | SATA1_RX+<br>SATA1_RX- | D56<br>D55 | Serial ATA channel 1, Receive Input differential pair. | I SATA | | | ## Table 22 PCI Express Signal Descriptions (general purpose) | Signal | Pin # | Description | I/O | PU/PD | Comment | |------------|-------|--------------------------------------------------|--------|-------|------------------| | PCIe00_TX+ | D62 | PCI Express Transmit Output Differential Pairs 0 | O PCIE | | | | PCIe00_TX- | D61 | | | | | | PCIe00_RX+ | C63 | PCI Express Receive Input Differential Pairs 0 | I PCIE | | | | PCIe00_RX- | C62 | | | | | | PCIe01_TX+ | D65 | PCI Express Transmit Output Differential Pairs 1 | O PCIE | | | | PCIe01_TX- | D64 | | | | | | PCIe01_RX+ | C66 | PCI Express Receive Input Differential Pairs 1 | I PCIE | | | | PCIe01_RX- | C65 | | | | | | PCIe02_TX+ | D68 | PCI Express Transmit Output Differential Pairs 2 | O PCIE | | Shared with SATA | | PCIe02_TX- | D67 | | | | port 0. Disabled | | PCIe02_RX+ | C69 | PCI Express Receive Input Differential Pairs 2 | I PCIE | | in BIOS setup | | PCIe02_RX- | C68 | | | | menu by default. | | PCIe03_TX+ | D71 | PCI Express Transmit Output Differential Pairs 3 | O PCIE | | Shared with SATA | | PCIe03_TX- | D70 | | | | port 1. Disabled | | PCIe03_RX+ | C72 | PCI Express Receive Input Differential Pairs 3 | I PCIE | | in BIOS setup | | PCIe03_RX- | C71 | | | | menu by default. | | PCIe04_TX+ | D74 | PCI Express Transmit Output Differential Pairs 4 | O PCIE | | | | PCIe04_TX- | D73 | | | | | | PCIe04_RX+ | C75 | PCI Express Receive Input Differential Pairs 4 | I PCIE | | | | PCIe04_RX- | C74 | | | | | | PCIe05_TX+ | D77 | PCI Express Transmit Output Differential Pairs 5 | O PCIE | | | | PCIe05_TX- | D76 | | | | | | PCIe05_RX+ | C78 | PCI Express Receive Input Differential Pairs 5 | I PCIE | | | | PCIe05_RX- | C77 | | | | | | PCIe06_TX+ | D80 | PCI Express Transmit Output Differential Pairs 6 | O PCIE | | | | PCIe06_TX- | D79 | | | | | | PCIe06_RX+ | C81 | PCI Express Receive Input Differential Pairs 6 | I PCIE | | |--------------------------|------------|----------------------------------------------------|--------|------------------| | PCIe06_RX- | C80 | | | | | PCIe07_TX+<br>PCIe07_TX- | D83<br>D82 | PCI Express Transmit Output Differential Pairs 7 | O PCIE | | | PCIe07_RX+ | C84 | PCI Express Receive Input Differential Pairs 7 | I PCIE | | | PCIe07_RX- | C83 | | | | | PCIe08_TX+ | A63 | PCI Express Transmit Output Differential Pairs 8 | O PCIE | Supports PCIe | | PCIe08_TX- | A62 | | | Gen4 (1 x4 link) | | PCIe08_RX+ | B62 | PCI Express Receive Input Differential Pairs 8 | I PCIE | | | PCIe08_RX- | B61 | | | | | PCIe09_TX+ | A66 | PCI Express Transmit Output Differential Pairs 9 | O PCIE | | | PCIe09_TX- | A65 | | | | | PCIe09_RX+ | B65 | PCI Express Receive Input Differential Pairs 9 | I PCIE | | | PCIe09_RX- | B64 | | | | | PCle10_TX+ | A69 | PCI Express Transmit Output Differential Pairs 10 | O PCIE | | | PCle10_TX- | A68 | | | | | PCIE10_RX+ | B68 | PCI Express Receive Input Differential Pairs 10 | I PCIE | | | PCIE10_RX- | B67 | | | | | PCIE11_TX+ | A72 | PCI Express Transmit Output Differential Pairs 11 | O PCIE | | | PCIE11_TX- | A71 | | | | | PCIE11_RX+ | B71 | PCI Express Receive Input Differential Pairs 11 | I PCIE | | | PCIE11_RX- | B70 | | | | | PCIE12_TX+ | B75 | PCI Express Transmit Output Differential Pairs 12 | O PCIE | Not connected | | PCIE12_TX- | A74 | | | | | PCIE12_RX+ | B74 | PCI Express Receive Input Differential Pairs 12 | I PCIE | Not connected | | PCIE12_RX- | B73 | | 0.50:5 | | | PCIE13_TX+ | A78 | PCI Express Transmit Output Differential Pairs 13 | O PCIE | Not connected | | PCIE13_TX- | A77 | | 1,50,5 | | | PCIE13_RX+ | B77 | PCI Express Receive Input Differential Pairs 13 | I PCIE | Not connected | | PCIE13_RX- | B76 | DOLE TO SO | 0.0015 | N | | PCIE14_TX+ | A81<br>A80 | PCI Express Transmit Output Differential Pairs 14 | O PCIE | Not connected | | PCIE14_TX- | | DCLE D D D D 14 | LDCIE | Nistransatad | | PCIE14_RX+ | B80<br>B79 | PCI Express Receive Input Differential Pairs 14 | I PCIE | Not connected | | PCIE14_RX- | A84 | PCI Express Transmit Output Differential Pairs 15 | O PCIE | Not connected | | PCIE15_TX+<br>PCIE15_TX- | A84<br>A83 | PCI Express Transmit Output Differential Pairs 15 | OPCIE | Not connected | | PCIE15_TX- | B83 | PCI Express Receive Input Differential Pairs 15 | I PCIE | Not connected | | PCIE15_RX+ | B82 | PCI Express Receive input Differential Pairs 15 | I FCIE | Not connected | | PCIE16_TX+ | E46 | PCI Express Transmit Output Differential Pairs 16 | O PCIE | Not connected | | PCIE16_TX+ | E46 | Cr Express transmit Output Differential Fairs to | OFCIE | inot connected | | PCIE16_RX+ | F45 | PCI Express Receive Input Differential Pairs 16 | I PCIE | Not connected | | PCIE16_RX+ | F43 | T CI Express Neceive Input Differential Fairs 10 | I FCIE | inot connected | | PCIE17_TX+ | E49 | PCI Express Transmit Output Differential Pairs 17 | O PCIE | Not connected | | PCIE17_TX+ | E48 | 1 Ci Express transmit Output Differential Fails 17 | OTCIL | INOT COnnected | | PCIE17_RX+ | F48 | PCI Express Receive Input Differential Pairs 17 | I PCIE | Not connected | |--------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------| | PCIE17_RX-<br>PCIE18_TX+ | F47<br>E52 | PCI Express Transmit Output Differential Pairs 18 | O PCIE | Not connected | | PCIE16_TX+<br>PCIE18_TX- | E52<br>E51 | PCI Express Transmit Output Differential Pairs 16 | OPCIE | Not connected | | PCIE18_RX+ | F51 | PCI Express Receive Input Differential Pairs 18 | I PCIE | Not connected | | PCIE18_RX- | F50 | | | | | PCIE19_TX+ | E55 | PCI Express Transmit Output Differential Pairs 19 | O PCIE | Not connected | | PCIE19_TX- | E54 | 2015 | 1,005 | N | | PCIE19_RX+<br>PCIE19_RX- | F54<br>F53 | PCI Express Receive Input Differential Pairs 19 | I PCIE | Not connected | | PCIE20_TX+ | E58 | PCI Express Transmit Output Differential Pairs 20 | O PCIE | Not connected | | PCIE20_TX- | E57 | Ter Express Transmit Output Differential Falls 20 | O I GIE | 140t connected | | PCIE20_RX+ | F57 | PCI Express Receive Input Differential Pairs 20 | I PCIE | Not connected | | PCIE20_RX- | F56 | | | | | PCIE21_TX+ | E61 | PCI Express Transmit Output Differential Pairs 21 | O PCIE | Not connected | | PCIE21_TX- | E60 | | | | | PCIE21_RX+<br>PCIE21_RX- | F60<br>F59 | PCI Express Receive Input Differential Pairs 21 | I PCIE | Not connected | | PCIE21_RX- | E64 | PCI Express Transmit Output Differential Pairs 22 | O PCIE | Not connected | | PCIE22_TX+ | E63 | FCI Express Transmit Output Differential Fairs 22 | OFCIE | Not connected | | PCIE22_RX+ | F63 | PCI Express Receive Input Differential Pairs 22 | I PCIE | Not connected | | PCIE22_RX- | F62 | , and the second | | | | PCIE23_TX+ | E67 | PCI Express Transmit Output Differential Pairs 23 | O PCIE | Not connected | | PCIE23_TX- | E66 | | | | | PCIE23_RX+ | F66 | PCI Express Receive Input Differential Pairs 23 | I PCIE | Not connected | | PCIE23_RX- | F65 | DOLE T COLUMNIA COLUM | 0.0015 | NI . | | PCIE24_TX+<br>PCIE24_TX- | H45<br>H44 | PCI Express Transmit Output Differential Pairs 24 | O PCIE | Not connected | | PCIE24_RX+ | G46 | PCI Express Receive Input Differential Pairs 24 | I PCIE | Not connected | | PCIE24_RX- | G45 | Tot Express receive input Binerendari diis 21 | TT CIE | TVOT COMMCCTCA | | PCIE25_TX+ | H48 | PCI Express Transmit Output Differential Pairs 25 | O PCIE | Not connected | | PCIE25_TX- | H47 | | | | | PCIE25_RX+ | G46 | PCI Express Receive Input Differential Pairs 25 | I PCIE | Not connected | | PCIE25_RX- | G45 | 7017 | | | | PCIE26_TX+<br>PCIE26_TX- | H51<br>H50 | PCI Express Transmit Output Differential Pairs 26 | O PCIE | Not connected | | PCIE26_RX+ | G52 | PCI Express Receive Input Differential Pairs 26 | I PCIE | Not connected | | PCIE26_RX- | G52<br>G51 | I OI Express receive iliput Dillerential I alis 20 | | TNOT COnnected | | PCIE27_TX+ | H54 | PCI Express Transmit Output Differential Pairs 27 | O PCIE | Not connected | | PCIE27_TX- | H53 | , | | | | PCIE27_RX+ | G55 | PCI Express Receive Input Differential Pairs 27 | I PCIE | Not connected | | PCIE27_RX- | G54 | | | | | PCIE28_TX+ | H57 | PCI Express Transmit Output Differential Pairs 28 | O PCIE | Not connected | | PCIE28_TX- | H56 | | | | | | 1 | | | | |--------------------------|------------|-----------------------------------------------------------------|--------|-------------------------| | PCIE28_RX+ | G58<br>G57 | PCI Express Receive Input Differential Pairs 28 | I PCIE | Not connected | | PCIE28_RX- | H60 | PCI F T | O DOIF | Neterine | | PCIE29_TX+<br>PCIE29_TX- | H59 | PCI Express Transmit Output Differential Pairs 29 | O PCIE | Not connected | | PCIE29_RX+ | G61 | PCI Express Receive Input Differential Pairs 29 | I PCIE | Not connected | | PCIE29_RX- | G60 | T of Express Receive input Binerential Falls 27 | | 1 Vot connected | | PCIE30_TX+ | H63 | PCI Express Transmit Output Differential Pairs 30 | O PCIE | Not connected | | PCIE30_TX- | H62 | | | | | PCIE30_RX+ | G64 | PCI Express Receive Input Differential Pairs 30 | I PCIE | Not connected | | PCIE30_RX- | G63 | | | | | PCIE31_TX+ | H66 | PCI Express Transmit Output Differential Pairs 31 | O PCIE | Not connected | | PCIE31_TX- | H65 | | | | | PCIE31_RX+ | G67 | PCI Express Receive Input Differential Pairs 31 | I PCIE | Not connected | | PCIE31_RX- | G66 | | O DOIE | N | | PCIE32_TX+<br>PCIE32_TX- | E22<br>E21 | PCI Express Transmit Output Differential Pairs 32 | O PCIE | Not connected | | PCIE32_RX+ | F21 | PCI Express Receive Input Differential Pairs 32 | I PCIE | Not connected | | PCIE32_RX- | F20 | T CI Express Receive input Differential Fails 32 | IT CIL | Not connected | | PCIE33_TX+ | E25 | PCI Express Transmit Output Differential Pairs 33 | O PCIE | Not connected | | PCIE33_TX- | E24 | Tot Express transmit output Billerontian and oo | 0.1012 | Trot commeded | | PCIE33_RX+ | F24 | PCI Express Receive Input Differential Pairs 33 | I PCIE | Not connected | | PCIE33_RX- | F23 | | | | | PCIE34_TX+ | E28 | PCI Express Transmit Output Differential Pairs 34 | O PCIE | Not connected | | PCIE34_TX- | E27 | | | | | PCIE34_RX+ | F27 | PCI Express Receive Input Differential Pairs 34 | I PCIE | Not connected | | PCIE34_RX- | F26 | | | | | PCIE35_TX+ | E31 | PCI Express Transmit Output Differential Pairs 35 | O PCIE | Not connected | | PCIE35_TX- | E30 | 2015 | 1,0015 | N | | PCIE35_RX+<br>PCIE35_RX- | F30<br>F29 | PCI Express Receive Input Differential Pairs 35 | I PCIE | Not connected | | PCIE35_KX-<br>PCIE36_TX+ | E34 | PCI Express Transmit Output Differential Pairs 36 | O PCIE | Not connected | | PCIE36_TX- | E33 | FCI Express Transmit Output Differential Fairs 30 | OFCIE | Not connected | | PCIE36_RX+ | F33 | PCI Express Receive Input Differential Pairs 36 | I PCIE | Not connected | | PCIE36_RX- | F32 | T of Express Receive input Differential Falls 50 | TT CIE | Tvot connected | | PCIE37_TX+ | E37 | PCI Express Transmit Output Differential Pairs 37 | O PCIE | Not connected | | PCIE37_TX- | E36 | , s. = p. s. s. s. s. p. s. | | 1.13.3.3.1.1.1.2.1.2.1. | | PCIE37_RX+ | F36 | PCI Express Receive Input Differential Pairs 37 | I PCIE | Not connected | | PCIE37_RX- | F35 | | | | | PCIE38_TX+ | E40 | PCI Express Transmit Output Differential Pairs 38 | O PCIE | Not connected | | PCIE38_TX- | E39 | | | | | PCIE38_RX+ | F39 | PCI Express Receive Input Differential Pairs 38 | I PCIE | Not connected | | PCIE38_RX- | F38 | | | | | PCIE39_TX+ | E43 | PCI Express Transmit Output Differential Pairs 39 | O PCIE | Not connected | | PCIE39_TX- | E42 | | | | | PCIE39_RX+ | F42 | PCI Express Receive Input Differential Pairs 39 | I PCIE | Not connected | |-----------------------------------|------------|---------------------------------------------------------------------------------------------|--------------|---------------| | PCIE39_RX-<br>PCIE40_TX+ | F41<br>H21 | PCI Express Transmit Output Differential Pairs 40 | O PCIE | Not connected | | PCIE40_TX+ | H20 | FCI Express Transmit Output Differential Fairs 40 | OFCIE | Not connected | | PCIE40_RX+ | G22 | PCI Express Receive Input Differential Pairs 40 | I PCIE | Not connected | | PCIE40_RX- | G21 | | | | | PCIE41_TX+ | H24 | PCI Express Transmit Output Differential Pairs 41 | O PCIE | Not connected | | PCIE41_TX- | H23 | | | | | PCIE41_RX+ | G25 | PCI Express Receive Input Differential Pairs 41 | I PCIE | Not connected | | PCIE41_RX- | G24 | POLE T :: 0 : | O POIE | NI I | | PCIE42_TX+ | H27<br>H26 | PCI Express Transmit Output Differential Pairs 42 | O PCIE | Not connected | | PCIE42_TX-<br>PCIE42_RX+ | _ | PCI Express Receive Input Differential Pairs 42 | I PCIE | Not connected | | PCIE42_RX+<br>PCIE42_RX- | G28<br>G27 | PCI Express Receive input Differential Pairs 42 | I PCIE | Not connected | | PCIE43_TX+ | H30 | PCI Express Transmit Output Differential Pairs 43 | O PCIE | Not connected | | PCIE43_TX- | H29 | T of Express Transmit Output Differential Fairs 43 | OTCIL | Not connected | | PCIE43_RX+ | G31 | PCI Express Receive Input Differential Pairs 43 | I PCIE | Not connected | | PCIE43_RX- | G30 | | | | | PCIE44_TX+ | H33 | PCI Express Transmit Output Differential Pairs 44 | O PCIE | Not connected | | PCIE44_TX- | H32 | | | | | PCIE44_RX+ | G34 | PCI Express Receive Input Differential Pairs 44 | I PCIE | Not connected | | PCIE44_RX- | G33 | | | | | PCIE45_TX+ | H36 | PCI Express Transmit Output Differential Pairs 45 | O PCIE | Not connected | | PCIE45_TX- | H35 | | | | | PCIE45_RX+ | G37 | PCI Express Receive Input Differential Pairs 45 | I PCIE | Not connected | | PCIE45_RX- | G36 | DOLE T't O. t t. Different'il Daire A/ | O DCIE | Netssesses | | PCIE46_TX+<br>PCIE46_TX- | H39<br>H38 | PCI Express Transmit Output Differential Pairs 46 | O PCIE | Not connected | | PCIE46_RX+ | G40 | PCI Express Receive Input Differential Pairs 46 | I PCIE | Not connected | | PCIE46_RX- | G39 | T CI Express Neceive Input Differential Fails 40 | ITT CIL | Not connected | | PCIE47_TX+ | H42 | PCI Express Transmit Output Differential Pairs 47 | O PCIE | Not connected | | PCIE47_TX- | H41 | | | | | PCIE47_RX+ | G43 | PCI Express Receive Input Differential Pairs 47 | I PCIE | Not connected | | PCIE47_RX- | G42 | | | | | PCIE_BMC_TX+ | A60 | PCI Express Differential Transmit Pair for Carrier BMC | O PCIE | Not connected | | PCIE_BMC_TX- | A59 | | | | | PCIE_BMC_RX+ | B59 | PCI Express Differential Receive Pair for Carrier BMC | I PCIE | Not connected | | PCIE_BMC_RX- | B58 | | | | | PCIe_REFCLK0_LO+ | C60 | Reference clock pair for PCIe lanes [0:7], also referred to as PCIe Group 0 Low and for the | 0 | | | PCIe_REFCLK0_LO- | C59 | PCIe_BMC link | LV_DIFF | | | PCIe_REFCLKO_HI+ | C57<br>C56 | Reference clock pair for PCIe lanes [8:15] also referred to as PCIe Group 0 High | O<br>IV DIEE | | | PCIe_REFCLK0_HI-<br>PCIe_REFCLK1+ | E94 | Reference clock pair for PCIe lanes [16:31] also referred to as PCIe Group 1 | LV_DIFF | | | PCIe_REFCLK1+<br>PCIe_REFCLK1- | E94 | Reference clock pair for PCIe lanes [16:31] also referred to as PCIe Group 1 | O<br>LV_DIFF | | | I CIE_IVLI CLIVI- | L73 | | | | | PCIe_REFCLK2+<br>PCIe_REFCLK2- | F93<br>F92 | Reference clock pair for PCIe lanes [32:47] also referred to as PCIe Group 2 | O<br>LV_DIFF | | | |------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|---------------| | PCIe_CLKREQ0_LO# | A56 | PCIe reference clock request signal from Carrier devices for PCIe_REFCLK0_LO clock pair | Bi-Dir OD<br>3.3V | PU 10K 3.3V | | | PCIe_CLKREQ0_HI# | A57 | PCIe reference clock request signal from Carrier devices for PCIe_REFCLK0_HI clock pair | Bi-Dir OD<br>3.3V | PU 10K 3.3V | | | PCIe_CLKREQ1# | E96 | PCIe reference clock request signal from Carrier devices for PCIe_REFCLK1 clock pair | Bi-Dir OD<br>3.3V | PU 10K 3.3V | | | PCIe_CLKREQ2# | E97 | PCIe reference clock request signals from Carrier devices for PCIe_REFCLK2 clock pair | Bi-Dir OD<br>3.3V | PU 10K 3.3V | | | PEG_LANE_REV# | G19 | PCI Express Graphics lane reversal input strap. Pull low on the Carrier Board to reverse lane order, otherwise leave COM-HPC pin open. Pulled up on Module or Module chipset to chipset specific power rail. | I 3.3V | | Not connected | | | | PCI Express Additional Signals to Support Module-based PCIe Targets | | | | | PCIe_REFCLKIN0+<br>PCIe_REFCLKIN0- | H93<br>H92 | Reference clock inputs allowing Carrier based root to operate with Module based PCIe targets. The Module designer making use of these clocks should terminate them in a way appropriate to that design. | I LV_DIFF<br>3.3V | | Not connected | | PCIe_REFCLKIN1+<br>PCIe_REFCLKIN1- | H96<br>H95 | Reference clock inputs allowing Carrier based root to operate with Module based PCIe targets. The Module designer making use of these clocks should terminate them in a way appropriate to that design. | I LV_DIFF<br>3.3V | | Not connected | | PCIe_WAKE_OUT0# | G100 | Wake request signal from Module based PCIe Target to an off- Module PCIe Root complex. | OD 3.3VSB | | Not connected | | PCIe_WAKE_OUT1# | H100 | Wake request signal from Module based PCIe Target to an off- Module PCIe Root complex. | OD 3.3VSB | | Not connected | | PCIe_PERST_IN0# | E100 | Reset signals into Module to reset Module PCIe Targets. | I 3.3V | | Not connected | | PCIe_PERST_IN1# | F100 | Reset signals into Module to reset Module PCIe Targets. | I 3.3V | | Not connected | Table 23 USB 3.x Signal Descriptions | USB | Pin # | Description | I/O | Comment | |----------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------| | USB0+<br>USB0- | D17<br>D16 | USB 2.0 differential pairs, channels 0 through 7. USB0 may be configured as a USB client or as a host, or both at the Module designer's discretion. All other USB ports, if implemented, shall | I/O USB 3.3VSB | | | USB1+<br>USB1- | D14<br>D13 | be host ports. If any SuperSpeed ports are implemented, then they must be supported by a USB 2.0 port, | I/O USB 3.3VSB | | | USB2+<br>USB2- | C18<br>C17 | using one of the USB[0:3] ports from this pool. Specific pairings are detailed below. | I/O USB 3.3VSB | | | USB3+<br>USB3- | C15<br>C14 | | I/O USB 3.3VSB | | | USB4+<br>USB4- | B17<br>B16 | | I/O USB 3.3VSB | | | USB5+<br>USB5- | B14<br>B13 | | I/O USB 3.3VSB | | | USB6+<br>USB6- | A18<br>A17 | | I/O USB 3.3VSB | | | USB7+<br>USB7- | A15<br>A14 | | I/O USB 3.3VSB | | | USB0_SSTX0+<br>USB0_SSTX0- | D44<br>D43 | Four sets of SuperSpeed differential pairs, used to realize one USB 3.2 Gen 2 2x2 port 0.<br>Alternatively, USB 3.2 Gen 1 or Gen 2 ports (single TX pair, single RX pair per port) may be | O USB SS | | | USB0_SSRX0+<br>USB0_SSRX0- | C45<br>C44 | implemented using a portion of this interface. | I USB SS | | | USB0_SSTX1+<br>USB0_SSTX1- | D47<br>D46 | This port shall be used in conjunction with the corresponding USB 2.0 port pair (e.g. USB0 USB 2.0 differential pairs) | O USB SS | | | USB0_SSRX1+<br>USB0_SSRX1- | C48<br>C47 | | I USB SS | | | USB1_SSTX0+<br>USB1_SSTX0- | D38<br>D37 | Four sets of SuperSpeed differential pairs, used to realize one USB 3.2 Gen 2 2x2 port 1.<br>Alternatively, USB 3.2 Gen 1 or Gen 2 ports (single TX pair, single RX pair per port) may be | O USB SS | | | USB1_SSRX0+<br>USB1_SSRX0- | C39<br>C38 | implemented using a portion of this interface. This port shall be used in conjunction with the corresponding USB 2.0 port pair (e.g. USB1 USB 2.0 differential pairs) | I USB SS | | | USB1_SSTX1+<br>USB1_SSTX1- | D41<br>D40 | | O USB SS | | | USB1_SSRX1+<br>USB1_SSRX1- | C42<br>C41 | | I USB SS | | | USB2_SSTX0+<br>USB2_SSTX0- | H03<br>H02 | Four sets of SuperSpeed differential pairs, used to realize one USB 3.2 Gen 2 2x2 port 2. Alternatively, USB 3.2 Gen 1 or Gen 2 ports (single TX pair, single RX pair per port) may be | O USB SS | | |--------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------| | USB2_SSRX0+<br>USB2_SSRX0- | G04<br>G03 | implemented using a portion of this interface. | I USB SS | | | USB2_SSTX1+<br>USB2_SSTX1- | H06<br>H05 | This port shall be used in conjunction with the corresponding USB 2.0 port pair (e.g. USB2 USB 2.0 differential pairs) | O USB SS | Not connected | | USB2_SSRX1+<br>USB2_SSRX1- | G07<br>G06 | TU TU | I USB SS | Not connected | | USB3_SSTX0+<br>USB3_SSTX0- | H09<br>H08 | Four sets of SuperSpeed differential pairs, used to realize one USB 3.2 Gen 2 2x2 port 3. Alternatively, USB 3.2 Gen 1 or Gen 2 ports (single TX pair, single RX pair per port) may be | O USB SS | | | USB3_SSRX0+<br>USB3_SSRX0- | G10<br>G09 | implemented using a portion of this interface. | I USB SS | | | USB3_SSTX1+<br>USB3_SSTX1- | H12<br>H11 | This port shall be used in conjunction with the corresponding USB 2.0 port pair (e.g. USB3 USB 2.0 differential pairs) | O USB SS | Not connected | | USB3_SSRX1+<br>USB3_SSRX1- | G13<br>G12 | | I USB SS | Not connected | | USB01_OC#<br>USB23_OC#<br>USB45_OC#<br>USB67_OC# | B28<br>B27<br>B26<br>B25 | USB over-current sense, USB channels 0,1; channels 2,3; channels 4,5 and channels 6,7 respectively. A pull-up for each of these lines to the 3.3V Suspend rail shall be present on the Module. The pull-up should be 10K. An open drain driver from USB current monitors on the Carrier Board may drive this line low. The Carrier Board shall not pull these lines up. Note that the over-current limits for USB 2.0 and USB 3.0 are different; this is a Carrier board implementation item. | I 3.3VSB | PU 10K 3.3VSB | | RSMRST_OUT# | B86 | USB devices that are to be powered in the S5 / S4 / S3 Suspend states should not have their 5V VBUS power enabled before RSMRST_OUT# transitions to the high state. | O 3.3VSB | PD 100K | Table 24 USB4 Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|-----------------------------------| | USB0_AUX+<br>USB0_AUX- | B44<br>B43 | DisplayPort Aux channel for USB4 DP modes<br>High speed differential pair | LV_DIFF | | | | USB1_AUX+<br>USB1_AUX- | C36<br>C35 | DisplayPort Aux channel for USB4 DP modes<br>High speed differential pair | LV_DIFF | | | | USB2_AUX+<br>USB2_AUX- | H15<br>H14 | DisplayPort Aux channel for USB4 DP modes High speed differential pair | LV_DIFF | | Not connected | | USB3_AUX+<br>USB3_AUX- | H18<br>H17 | DisplayPort Aux channel for USB4 DP modes High speed differential pair | LV_DIFF | | Not connected | | USB0_LSTX | B41 | Sideband TX interface for USB4 Alternate modes "Low Speed" asynchronous serial TX line | O 3.3V | PD 1M | | | USB0_LSRX <sup>1</sup> | B40 | Sideband RX interface for USB4 Alternate modes "Low Speed" asynchronous serial RX line | I 3.3V | PD 1M | Bootstrap signal (see note below) | | USB1_LSTX | B39 | Sideband TX interface for USB4 Alternate modes "Low Speed" asynchronous serial TX line | O 3.3V | PD 1M | | | USB1_LSRX <sup>1</sup> | B38 | Sideband RX interface for USB4 Alternate modes "Low Speed" asynchronous serial RX line | I 3.3V | PD 1M | Bootstrap signal (see note below) | | USB2_LSTX | G18 | Sideband TX interface for USB4 Alternate modes "Low Speed" asynchronous serial TX line | O 3.3V | PD 1M | Not supported | | USB2_LSRX | G17 | Sideband RX interface for USB4 Alternate modes "Low Speed" asynchronous serial RX line | I 3.3V | PD 1M | Not supported | | USB3_LSTX | G16 | Sideband TX interface for USB4 Alternate modes "Low Speed" asynchronous serial TX line | O 3.3V | PD 1M | Not supported | | USB3_LSRX | G15 | Sideband RX interface for USB4 Alternate modes "Low Speed" asynchronous serial RX line | I 3.3V | PD 1M | Not supported | | SML0_DAT | B33 | Data line for I2C data based System Management Links between chipset masters and Carrier. | Bi-Dir OD<br>3.3VSB | PU 499R 3.3VSB | | | SML1_DAT | B30 | SML0 is used to control the Carrier based USB re-timers and SML1 controls the Carrier based USB Power Delivery Controller. | Bi-Dir OD<br>3.3VSB | PU 1K 3.3VSB | | | SML0_CLK | B32 | Clock lines for System Management Links 0 and 1. | Bi-Dir OD 3.3V | PU 499R 3.3VSB | | | SML1_CLK | B29 | SML0 is used to support Carrier USB4 Re-Timers SML1 is used to support Carrier USB Power Delivery (PD) Controller. | Bi-Dir OD 3.3V | PU 1K 3.3VSB | | | PMCALERT# | B31 | Active low Alert signal associated with the SML1 System Management link, from the Carrier based USB Power Delivery Controller. | I 3.3V | PU 10K 3.3VSB | | | USB_RT_ENA | B37 | Power Enable for Carrier based USB Retimers. Sourced from chipset GPO. "USB Re-Timer Enable". | O 3.3V | PD 10K | | | USB_PD_I2C_DAT | B36 | I2C data line between Module based Embedded Controller master and Carrier based USB Power Delivery Controller slave. | Bi-Dir OD<br>3.3VSB | PU 1K 3.3VSB | | | USB_PD_I2C_CLK | B35 | I2C clock line between Module based Embedded Controller master and Carrier based USB Power Delivery Controller slave. | Bi-Dir OD<br>3.3VSB | PU 1K 3.3VSB | |----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------| | USB_PD_ALERT# | B34 | Active low Alert signal from USB Power Delivery Controller to the Module Embedded Controller. | I 3.3VSB | PU 100K 3.3VSB | | | | Additional Signals to Support USB4 Implementa | tion | | | PLTRST# | A12 | Platform Reset: output from Module to Carrier Board. Active low. Issued by Module chipset and may result from a low RSTBTN# input, a low VIN_PWR_OK input, a VCC power input that falls below the minimum specification, a watchdog timeout, or may be initiated by the Module software. PLTRST# should remain asserted (low) while the RSTBTN# is low. | O 3.3VSB | PD 100K | | SUS_S4_S5# | C08 | Indicates system is in Suspend to Disk (S4) or Soft Off (S5) state. Active low output. | O 3.3VSB | PD 100K | <sup>&</sup>lt;sup>1.</sup> This signal has a special functionality during the reset process. It may bootstrap some basic important function of the module. For more information refer to section 9.2 "Bootstrap Signals". Table 25 eSPI Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |----------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------------------------------------------------| | eSPI_IO0<br>eSPI_IO1<br>eSPI_IO2<br>eSPI_IO3 | A50<br>A51<br>A52<br>A53 | eSPI Master Data Input / Outputs. These are bi-directional input/output pins used to transfer data between master and slaves. | I/O<br>1.8VSB | | Not connected | | eSPI_CS0#<br>eSPI_CS1# | B54<br>B55 | eSPI Master Chip Select Outputs. A low selects a particular eSPI slave for the transaction. Each of the eSPI slaves is connected to a dedicated Chip Select pin. If an eSPI_CSx# pins is not in use, it shall be either pulled high or actively driven high. | O 1.8VSB | PU 10K 1.8VSB | Not supported | | eSPI_CLK | A54 | eSPI Master Clock Output. This pin provides the reference timing for all the serial input and output operations. | O 1.8VSB | | Not connected by default (available as assembly option) | | eSPI_ALERT0#<br>eSPI_ALERT1# | B52<br>B53 | eSPI pins used by eSPI slave to request service from the eSPI master. | I 1.8VSB | PU 10K 1.8VSB | Not supported | | eSPI_RST# | B56 | eSPI Reset - resets the eSPI interface for both master and slaves. eSPI_RST# is typically driven from the eSPI master to eSPI slaves. | O 1.8VSB | PD 75K | | Table 26 Boot SPI Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |-----------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------| | BOOT_SPI_CS# | B48 | Chip select for Carrier Board SPI | O VCC_<br>BOOT_SPI | PU 10K 3.3VSB | | | | | If the BOOT_SPI_CS# pin is not in use, it shall be either pulled high or actively driven high. | | | | | BOOT_SPI_IO0 <sup>1</sup><br>BOOT_SPI_IO1<br>BOOT_SPI_IO2 <sup>1</sup><br>BOOT_SPI_IO3 <sup>1</sup> | C50<br>C51<br>C52<br>C53 | Bidirectional 4 bit data path out of and into a Carrier SPI flash operating in Serial Quad Interface (SQI) mode. If the flash memory device is operating in traditional Serial Peripheral Interface (SPI) mode, then signal BOOT_SPI_IO0 is used for getting serial data into the flash device (referred to as SI or MOSI in SPI Flash data sheets) and signal BOOT_SPI_IO1 is used to get serial data from the flash device (referred to as SO or MISO in flash data sheets) | I/O VCC_<br>BOOT_SPI | PU 4K75 3.3VSB<br>PU 100K 3.3VSB<br>PU 100K 3.3VSB | BOOT_SPI_IO0,<br>BOOT_SPI_IO2,<br>and<br>BOOT_SPI_IO3<br>are bootstrap<br>signals (see note<br>below). | | BOOT_SPI_CLK | C54 | Clock from Module chipset to Carrier SPI | O VCC_<br>BOOT_SPI | PD 100K | | | VCC_BOOT_SPI | B47 | Power supply for Carrier Board SPI – sourced from Module – nominally 1.8V or 3.3V. The Module shall provide a minimum of 100mA on VCC_BOOT_SPI. Carriers shall use less than 100mA from this power source. VCC_BOOT_SPI shall only be used to power SPI devices on the Carrier Board. The Module vendor may choose what power domains the BOOT_SPI is active in. | Power<br>(Out from<br>Module) | | 3.3VSB<br>(Active in<br>suspend state) | <sup>&</sup>lt;sup>1.</sup> This signal has a special functionality during the reset process. It may bootstrap some basic important function of the module. For more information refer to section 9.2 "Bootstrap Signals". Table 27 BIOS Select Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|---------------------------| | BSEL2 | B51 | Boot Select pins. These pins distinguish between a SPI or eSPI BIOS boot | I 3.3VSB | PU 10K 3.3VSB | Pulled up to 3.3VSB | | BSEL1 | B50 | and between an on—Module or off-Module BIOS. Details are in the COM-<br>HPC® Specification (Table 20: BIOS Select Options: Module eSPI and SPI | I 3.3VSB | PU 10K 3.3VSB | (Active in suspend state) | | BSEL0 | B49 | Chip Select Routing). | I 3.3VSB | PU 10K 3.3VSB | | | | | Pulled up on Module to vendor specific power rail | | | | Table 28 DDI Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |----------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|---------| | DDI0_PAIR0+<br>DDI0_PAIR0- | D23<br>D22 | Multiplexed with DP0_LANE0+ and TMDS0_DATA2+ Multiplexed with DP0_LANE0- and TMDS0_DATA2- | O LV_DIFF | | | | DDI0_PAIR1+<br>DDI0_PAIR1- | D26<br>D25 | Multiplexed with DP0_LANE1+ and TMDS0_DATA1+ Multiplexed with DP0_LANE1- and TMDS0_DATA1- | O LV_DIFF | | | | DDI0_PAIR2+<br>DDI0_PAIR2- | D29<br>D28 | Multiplexed with DP0_LANE2+ and TMDS0_DATA0+ Multiplexed with DP0_LANE2- and TMDS0_DATA0 | O LV_DIFF | | | | DDI0_PAIR3+<br>DDI0_PAIR3- | D32<br>D31 | Multiplexed with DP0_LANE3+ and TMDS0_CLK+ Multiplexed with DP0_LANE3- and TMDS0_CLK- | O LV_DIFF | | | | DDI1_PAIR0+<br>DDI1_PAIR0- | A24<br>A23 | Multiplexed with DP1_LANE0+ and TMDS1_DATA2+ Multiplexed with DP1_LANE0- and TMDS1_DATA2- | O LV_DIFF | | | | DDI1_PAIR1+<br>DDI1_PAIR1- | A27<br>A26 | Multiplexed with DP1_LANE1+ and TMDS1_DATA1+ Multiplexed with DP1_LANE1- and TMDS1_DATA1- | O LV_DIFF | | | | DDI1_PAIR2+<br>DDI1_PAIR2- | A30<br>A29 | Multiplexed with DP1_LANE2+ and TMDS1_DATA0+ Multiplexed with DP1_LANE2- and TMDS1_DATA0- | O LV_DIFF | | | | DDI1_PAIR3+<br>DDI1_PAIR3- | A33<br>A32 | Multiplexed with DP1_LANE3+ and TMDS1_CLK+ Multiplexed with DP1_LANE3- and TMDS1_CLK- | O LV_DIFF | | | | DDI2_PAIR0+<br>DDI2_PAIR0- | E07<br>E06 | Multiplexed with DP2_LANE0+ and TMDS2_DATA2+ Multiplexed with DP2_LANE0- and TMDS2_DATA2- | O LV_DIFF | | | | DDI2_PAIR1+<br>DDI2_PAIR1- | E10<br>E09 | Multiplexed with DP2_LANE1+ and TMDS2_DATA1+ Multiplexed with DP2_LANE1- and TMDS2_DATA1- | O LV_DIFF | | | | DDI2_PAIR2+<br>DDI2_PAIR2- | E13<br>E12 | Multiplexed with DP2_LANE2+ and TMDS2_DATA0+ Multiplexed with DP2_LANE2- and TMDS2_DATA0- | O LV_DIFF | | | | DDI2_PAIR3+<br>DDI2_PAIR3- | E16<br>E15 | Multiplexed with DP2_LANE3+ and TMDS2_CLK+ Multiplexed with DP2_LANE3- and TMDS2_CLK- | O LV_DIFF | | | | DDI0_DDC_AUX_SEL<br>DDI1_DDC_AUX_SEL<br>DDI2_DDC_AUX_SEL | C26<br>C28<br>E18 | Selects the function of DDI[0:2]_SCL_AUX+ and DDI[0:2]_SDA_AUX This pin shall have a 1M pull-down to logic ground on the Module. If this input is unconnected on the Carrier, the AUX pair is used for the DP AUX+/- signals. If pulled or driven high on the Carrier, the AUX pair contains the TMDS[0:2] I2C CRTL_CLK and CTRL_DAT signals. | 13.3V | ΡD 1ΜΩ | | | DDI0_SCL_AUX+<br>DDI1_SCL_AUX+ | D20<br>A21 | DP AUX+ function if DDI[0:2]_DDC_AUX_SEL is a no connect or driven to GND on the Carrier. | I/O LV_DIFF | PD 100KΩ | | | DDI2_SCL_AUX+ | E04 | TMDS I2C clock if DDI[0:2]_DDC_AUX_SEL is pulled or driven high on the Carrier. | I/O OD 3.3V | | | | DDI0_SDA_AUX- 1<br>DDI1_SDA_AUX- 1<br>DDI2_SDA_AUX- | D19<br>A20<br>E03 | DP AUX- function if DDI[0:2]_DDC_AUX_SEL is no connect | I/O LV_DIFF | PU 100ΚΩ | DDI[0:1]_SDA_AUX- | |-----------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------------------------------------------------------------------------------| | | | TMDS I2C data if DDI[0:2]_DDC_AUX_SEL is pulled high | I/O OD 3.3V | PU 2k2 3.3V | are bootstrap signals<br>(see note below).<br>Enable strap is already<br>populated. | | DDI0_HPD<br>DDI1_HPD<br>DDI2_HPD | C28<br>C29<br>E19 | Detection of Hot Plug / Unplug and notification of the link layer<br>Multiplexed with DP[0:2]_HPD and HDMI[0:2]_HPD | 13.3V | PD 100KΩ | | <sup>&</sup>lt;sup>1.</sup> This signal has a special functionality during the reset process. It may bootstrap some basic important function of the module. For more information refer to section 9.2 "Bootstrap Signals". Table 29 eDP Embedded DisplayPort / MIPI DSI Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |----------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|---------| | eDP_TX0+<br>eDP_TX0- | A39<br>A38 | eDP / DSI differential data pairs Multiplexed with DSI_TX1+ and DSI_TX1- | O LV_DIFF | | | | eDP_TX1+<br>eDP_TX1- | A42<br>A41 | eDP / DSI differential data pairs<br>Multiplexed with DSI_TX2+ and DSI_TX2- | O LV_DIFF | | | | eDP_TX2+<br>eDP_TX2- | A45<br>A44 | eDP differential data pair DSI differential clock pair<br>Multiplexed with DSI_CLK+ and DSI_CLK- | O LV_DIFF | | | | eDP_TX3+<br>eDP_TX3- | A48<br>A47 | eDP / DSI differential data pairs Multiplexed with DSI_TX3+ and DSI_TX3- | O LV_DIFF | | | | eDP_AUX+<br>eDP_AUX- | A36<br>A35 | eDP AUX channel differential pair DSI differential data pair Multiplexed with DSI_TX0+ and DSI_TX0- | I/O PCIE LV_<br>DIFF | | | | eDP_VDD_EN | C31 | eDP / DSI power enable<br>Multiplexed with DSI_VDD_EN | O 3.3V | | | | eDP_BKLT_EN | C32 | eDP / DSI backlight enable<br>Multiplexed with DSI_BKLT_EN | O 3.3V | | | | eDP_BKLT_CTRL | C33 | EDP / DSI backlight brightness control Multiplexed with DSI_BKLT_CTRL | O 3.3V | | | | eDP_HPD | C30 | eDP: Detection of Hot Plug / Unplug and notification of the link layer Multiplexed with DSI_TE DSI: Tearing Effect Input: this is an optional signal from the DSI display (that | 1 3.3V | PD 100K | | | | | has it's own display controller and frame buffer) coordinating with the host display controller. | | | | Table 30 CSI Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |------------------------|------------|--------------------------------------------|-------------|-------------|---------| | CSI0_RX0+<br>CSI0_RX0- | G73<br>G72 | CSIO differential data input pairs 0 | I LV_DIFF | | | | CSI0_RX1+<br>CSI0_RX1- | G76<br>G75 | CSIO differential data input pairs 1 | I LV_DIFF | | | | CSI0_RX2+<br>CSI0_RX2- | G79<br>G78 | CSIO differential data input pairs 2 | I LV_DIFF | | | | CSI0_RX3+<br>CSI0_RX3- | G82<br>G81 | CSIO differential data input pairs 3 | I LV_DIFF | | | | CSI1_RX0+<br>CSI1_RX0- | H72<br>H71 | CSI1 differential data input pairs 0 | I LV_DIFF | | | | CSI1_RX1+<br>CSI1_RX1- | H75<br>H74 | CSI1 differential data input pairs 1 | I LV_DIFF | | | | CSI1_RX2+<br>CSI1_RX2- | H78<br>H77 | CSI1 differential data input pairs 2 | I LV_DIFF | | | | CSI1_RX3+<br>CSI1_RX3- | H81<br>H80 | CSI1 differential data input pairs 3 | I LV_DIFF | | | | CSI0_CLK+<br>CSI0_CLK- | G85<br>G84 | CSIO differential clock input pairs | I LV_DIFF | | | | CSI1_CLK+<br>CSI1_CLK- | H84<br>H83 | CSI1 differential clock input pairs | I LV_DIFF | | | | CSI0_MCLK<br>CSI1_MCLK | G89<br>H88 | CSI Master Clock outputs for CSI0 and CSI1 | O 1.8V | | | | CSI0_I2C_DAT | G88 | CSI-2 Mode: I2C Data line | I/O OD 1.8V | PU 1K5 1.8V | | | CSI1_I2C_DAT | H87 | CSI-2 Mode: I2C Data line | I/O OD 1.8V | PU 1K5 1.8V | | | CSI0_I2C_CLK | G87 | CSI-2 Mode: I2C Clock line | O OD 1.8V | PU 1K5 1.8V | | | CSI1_I2C_CLK | H86 | CSI-2 Mode: I2C Clock line | O OD 1.8V | PU 1K5 1.8V | | | CSI0_RST# | G90 | Active low Reset signals for CSI port 0 | O 1.8V | | | | CSI1_RST# | H89 | Active low Reset signals for CSI port1 | O 1.8V | | | | CSI0_ENA | G91 | Active high Enable signals for CSI port 0 | O 1.8V | | | | CSI1_ENA | H90 | Active high Enable signals for CSI port 1 | O 1.8V | | | Table 31 Soundwire Audio Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |----------------|-------|----------------------------------|----------|-------|---------| | SNDW_DMIC_DAT0 | C24 | Bi-directional PCM audio data | I/O 1.8V | | | | SNDW_DMIC_DAT1 | C21 | Bi-directional PCM audio data | I/O 1.8V | | | | SNDW_DMIC_CLK0 | C23 | Clock for Soundwire transactions | O 1.8V | | | | SNDW_DMIC_CLK1 | C20 | Clock for Soundwire transactions | O 1.8V | | | Table 32 I2S / Soundwire / HDA Audio Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |-----------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------|----------|---------|-----------------------------------| | I2S_CLK/SNDW_CLK2/<br>HDA_BITCLK | B23 | Serial data clock generated by the external HDA codec<br>Alternative use as Soundwire 2 clock or I2S Clock | O 1.8V | PD 100K | | | I2S_DIN/SNDW_DAT2/<br>HDA_SDIN | B22 | Serial TDM data input<br>Alternative use as bi-directional Soundwire 2 data lane or I2S Data In | I/O 1.8V | | | | I2S_DOUT/SNDW_DAT3/<br>HDA_SDOUT <sup>1</sup> | B20 | Serial TDM data output to the codec<br>Alternative use as bi-directional Soundwire 2 data lane or I2S Data Out | I/O 1.8V | | Bootstrap signal (see note below) | | I2S_LRCLK/SNDW_CLK3/<br>HDA_SYNC | B19 | Sample-synchronization signal to the codec<br>Alternative use as Soundwire 3 clock or I2S L/R Clock | O 1.8V | | | | I2S_MCLK/HDA_RST# | B21 | Reset output to codec; active low<br>Alternative use as I2S Master Clock | O 1.8V | | | <sup>&</sup>lt;sup>1.</sup> This signal has a special functionality during the reset process. It may bootstrap some basic important function of the module. For more information refer to section 9.2 "Bootstrap Signals". AC'97 codecs are not supported. Table 33 Asynchronous Serial Port Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |------------|-------|-------------------------------------------------------------------------|--------|--------------|---------| | UART0_TX | C89 | Logic level asynchronous serial port transmit signal | O 3.3V | | | | UARTO_RX | C90 | Logic level asynchronous serial port receive signal | 13.3V | PU 47K5 3.3V | | | UARTO_RTS# | C91 | Logic level asynchronous serial port Request to Send signal, active low | O 3.3V | | | | UARTO_CTS# | C92 | Logic level asynchronous serial port Clear to Send input, active low | I 3.3V | PU 47K5 3.3V | | | UART1_TX | B87 | Logic level asynchronous serial port transmit signal | O 3.3V | | | | UART1_RX | B88 | Logic level asynchronous serial port receive signal | I 3.3V | PU 47K5 3.3V | | | UART1_RTS# | B89 | Logic level asynchronous serial port Request to Send signal, active low | O 3.3V | | | | UART1_CTS# | B90 | Logic level asynchronous serial port Clear to Send input, active low | I 3.3V | PU 47K5 3.3V | | Table 34 I2C Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |-------------|-------|--------------------------------------------------|---------------|----------------|---------| | I2C0_CLK | C93 | Clock I/O line for the general purpose I2C0 port | I/O OD 3.3VSB | PU 4K75 3.3VSB | | | I2C0_DAT | C94 | Data I/O line for the general purpose I2C0 port | I/O OD 3.3VSB | PU 4K75 3.3VSB | | | I2C0_ALERT# | C95 | Alert input / interrupt for I2C0 | I 3.3VSB | PU 4K75 3.3VSB | | | I2C1_CLK | C96 | Clock I/O line for the general purpose I2C1 port | I/O OD 1.8VSB | PU 4K75 3.3VSB | | | I2C1_DAT | C97 | Data I/O line for the general purpose I2C1 port | I/O OD 1.8VSB | PU 4K75 3.3VSB | | ## Table 35 IPMB Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |----------|-------|-----------------------------------------------|---------------|----------------|---------| | IPMB_CLK | B91 | Clock I/O line for the multi-master IPMB port | I/O OD 3.3VSB | PU 4K75 3.3VSB | | | IPMB_DAT | B92 | Data I/O line for the multi-master IPMB port | I/O OD 3.3VSB | PU 4K75 3.3VSB | | Table 36 General Purpose SPI Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |-----------------------------------------|------------|--------------------------------------------------------------------------------------------|--------|-------------|-----------------------------------------------------------------------------------------| | GP_SPI_MISO | B94 | Serial data into the COM-HPC Module from the Carrier GP_SPI device ("Master In Slave Out") | I 3.3V | PU 10K 3.3V | | | GP_SPI_MOSI <sup>1</sup> | B93 | Serial data from the COM-HPC Module to the Carrier GP_SPI device ("Master Out Slave In") | O 3.3V | | May be a bootstrap signal depending on assembly option (see note below) | | GP_SPI_CLK | B99 | Clock from the Module to Carrier GP_SPI device | O 3.3V | | | | GP_SPI_CS0#<br>GP_SPI_CS1# <sup>1</sup> | B95<br>B96 | GP_SPI chip selects, active low | O 3.3V | PU 10K 3.3V | GP_SPI_CS1# may be a bootstrap signal depending on the assembly option (see note below) | | GP_SPI_CS2#<br>GP_SPI_CS3# | B97<br>B98 | GP_SPI chip selects, active low | O 3.3V | PU 10K 3.3V | Not supported | | GP_SPI_ALERT# | B100 | Alert (interrupt) from a Carrier GP_SPI device to the Module | I 3.3V | PU 10K 3.3V | | <sup>&</sup>lt;sup>1.</sup> Optionally, this signal can be provided by the SoC instead of the cBC and then has a special functionality during the reset process (assembly option). It may bootstrap some basic important function of the module. For more information refer to section 9.2 "Bootstrap Signals". Table 37 Power and System Management Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|---------| | PWRBTN# | B02 | A falling edge creates a power button event. Power button events can be used to bring a system out of S5 soft off and other suspend states, as well as powering the system down (with a sustained low). | I 3.3VSB | PU 100K 3.3VSB | | | RSTBTN# | C02 | Reset button input. The RSTBTN# may be level sensitive (active low) or may be triggered by the falling edge of the signal. The Module PLTRST# signal (below) should not be released (driven or pulled high) while the RSTBTN# is low. For situations when RSTBTN# is not able to reestablish control of the system, VIN_PWR_OK or a power cycle may be used. | I 3.3VSB | PU 10K 3.3VSB | | | PLTRST# | A12 | Platform Reset: output from Module to Carrier Board. Active low. Issued by Module chipset and may result from a low RSTBTN# input, a low VIN_PWR_OK input, a VCC power input that falls below the minimum specification, a watchdog timeout, or may be initiated by the Module software. PLTRST# should remain asserted (low) while the RSTBTN# is low. | O 3.3VSB | PD 100K | | | VIN_PWR_OK | C06 | Power OK from main power supply. A high value indicates that the power is good. | I 3.3V | PU 100K 3.3VSB | |-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------| | SUS_S3# | B08 | Indicates system is in Suspend to RAM state. Active low output. An inverted copy of SUS_S3# on the Carrier Board should be used to enable the non-standby power on a typical ATX supply. | O 3.3VSB | PD 100K | | | | Even in single input supply system implementations (AT mode, no standby input), the SUS_S3# Module output should be used to disable any Carrier voltage regulators when SUS_S3# is low, to prevent bleed leakage from Carrier circuits into the Module. | | | | SUS_S4_S5# | C08 | Indicates system is in Suspend to Disk (S4) or Soft Off (S5) state. Active low output. | O 3.3VSB | PD 100K | | SUS_CLK | A87 | 32.768 kHz +/- 100 ppm clock used by Carrier peripherals such as M.2 cards in their low power modes. | O 3.3VSB | | | WAKE0# | D10 | PCI Express wake up signal. | I/O 3.3VSB | PU 1K 3.3VSB | | WAKE1# | D11 | General purpose wake up signal. May be used to implement wake- up on PS2 keyboard or mouse activity. | I 3.3VSB | PU 10K 3.3VSB | | BATLOW# | A11 | Indicates that external battery is low. This port provides a battery-low signal to the Module for orderly transitioning to power saving or power cut-off ACPI modes. | I 3.3VSB | PU 10K 3.3VSB | | LID# | B45 | LID switch. Low active signal used by the ACPI operating system for a LID switch. | I 3.3VSB | PU 10K 3.3VSB | | SLEEP# | B46 | Sleep button. Low active signal used by the ACPI operating system to bring the system to sleep state or to wake it up again. | I 3.3VSB | PU 100K 3.3VSB | | TAMPER# | B06 | Tamper or Intrusion detection line on VCC_RTC power well. Carrier hardware pulls this low on a Tamper event. | I 3.3VSB | PU 1M 3.3VSB | | AC_PRESENT | D34 | Driven hard low on Carrier if system AC power is not present | I 3.3VSB | PU 100K 3.3VSB | | RSMRST_OUT# | B86 | This is a buffered copy of the internal Module RSMRST# (Resume Reset, active low) signal. The internal Module RSMRST# signal is an input to the chipset or SOC and when it transitions from low to high it indicates that the suspend well power rails are stable. | O 3.3VSB | PD 100K | | | | USB devices on the Carrier that are to be active in S5 / S3 / S0 should not have their 5V supply applied before RSMRST_OUT# goes high. RSMRST_OUT# shall be a 3.3V CMOS Module output, active in all power states. | | | ### Table 38 Rapid Shutdown Signal Descriptions | Signal | Pin # | Description | 1/0 | PU/PD | Comment | |--------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|---------------| | RAPID_<br>SHUTDOWN | E01 | Trigger for Rapid Shutdown. Must be driven to 5V though a <=50 ohm source impedance for ≥ 20 µs. Pull-down / disable on Module if RAPID_SHUTDOWN pin is not asserted. | I 5VSB | PD 100K | Not supported | #### Table 39 Thermal Protection Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |--------------|-------|-------------------------------------------------------------------------|--------|-------------|---------| | CARRIER_HOT# | C04 | Input from off-Module temp sensor indicating an over-temp situation. | I 3.3V | PU 10K 3.3V | | | THERMTRIP# | B04 | Active low output indicating that the CPU has entered thermal shutdown. | O 3.3V | PD 100K | | #### Table 40 SMBus Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------------------------------------| | SMB_CLK | C86 | System Management Bus bidirectional clock line. | I/O OD 3.3VSB | PU 2K2 3.3VSB | | | SMB_DAT | C87 | System Management Bus bidirectional data line. | I/O OD 3.3VSB | PU 2K2 3.3VSB | | | SMB_ALERT# <sup>1</sup> | | System Management Bus Alert – active low input can be used to generate an SMI# (System Management Interrupt) or to wake the system. | I 3.3VSB | PU 2K2 3.3VSB | Bootstrap signal (see note below). | <sup>&</sup>lt;sup>1.</sup> This signal has a special functionality during the reset process. It may bootstrap some basic important function of the module. For more information refer to section 9.2 "Bootstrap Signals". Table 41 General Purpose Input Output Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |---------|-------|---------------------------------------------------------------------------------------------------------|------------|----------------|---------| | GPIO_00 | A88 | General purpose input / output pins. Upon a hardware reset, these pins should be | I/O 3.3VSB | PU 100K 3.3VSB | | | GPIO_01 | A89 | configured as inputs. As inputs, these pins should be able to generate an interrupt to the Module host. | | | | | GPIO_02 | A90 | the Module Host. | | | | | GPIO_03 | A91 | | | | | | GPIO_04 | A92 | | | | | | GPIO_05 | A93 | | | | | | GPIO_06 | A94 | | | | | | GPIO_07 | A95 | | | | | | GPIO_08 | A96 | | | | | | GPIO_09 | A97 | | | | | | GPIO_10 | A98 | | | | | | GPIO_11 | A99 | | | | | Table 42 Module Type Definition Signal Description | Signal | Pin # | Descr | iption | | | | I/O | Comment | |-------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------------|-----------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------| | TYPE0<br>TYPE1<br>TYPE2 | 1 C100 the Module to either ground (GND) or are no-connects (NC). These pins shall be pulled up on the Carrier, to Carrier | | | | | PDS | The conga-HPC/cTLU is a<br>Ref 1 Type module (Client<br>module - Wide range 8V | | | | | | Module C | Connections | | Meaning | | to 20V input) therefore<br>the TYPE2 and TYPE1 | | | | Ref | TYPE2 | TYPE1 | TYPE0 | | | pins are connected to | | | | 7 | NC | NC | NC | Reserved | 1 | GND and TYPE0 pin is not | | | | 6 | NC | NC | GND | Reserved | ] | connected | | | | 5 | NC | GND | NC | Reserved | | | | | | 4 | NC | GND | GND | Server module - Fixed 12V input | | | | | | 3 | GND | NC | NC | Reserved | | | | | | 2 | GND | NC | GND | Reserved | | | | | | 1 | GND | GND | NC | Client module - Wide range 8V to 20v input | | | | | | 0 | GND | GND | GND | Client module - Fixed 12V input | | | | | | The car<br>deactiv<br>an inco | rrier board sh<br>vates the ATX<br>ompatible Mo | nould impleme<br>( PS_ON# signodule pin-out 1 | ent combinato<br>al to an ATX p<br>type is detecte | ins per the table above. rial logic that monitors the Module TYPE pins and keeps power off (e.g. power supply or otherwise deactivates VCC to the COM- HPC Module) if ed. All three TYPE[x] pins should be monitored by the Carrier. The Carrier or such as an LED. | | | Table 43 Miscellaneous Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|---------------| | WD_OUT | B11 | Output indicating that a watchdog time-out event has occurred. Refer to Section 5.3 of the COM-HPC® Specification for details. | O 3.3V | PD 100K | | | WD_STROBE# | B10 | Strobe input to watchdog timer. Periodic strobing prevents the watchdog, if enabled, from timing out. | I 3.3V | PU 10K 3.3V | | | FAN_PWMOUT | C11 | Fan speed control. Uses the Pulse Width Modulation (PWM) technique to control the fan's RPM. | O OD 3.3V | | | | FAN_TACHIN | C12 | Fan tachometer input for a fan with a two pulse output. | I OD 3.3V | PU 47K5 3.3V | | | TEST# | B85 | Module input to allow vendor specific Module test mode(s). Carrier designers should leave this pin open on the Carrier. Designers involved in the design of specialty Carriers for Module test may pull this line to GND or possibly to a Module specific analog voltage between GND and 3.3V to select a test mode. | I OD<br>3.3VSB | PU 10K 3.3VSB | JTAG_TDI | | RSVD | E69-E77; E84-E85<br>F01-F18; F68-F69<br>G01; G69-G70<br>H68-H69 | Reserved pins. These may be assigned functions in future versions of this specification. Reserved pins shall not be connected to anything, and shall not be connected to each other. | | | Not connected | Table 44 External Power Signal Descriptions | Signal | Pin # | Description | I/O | PU/PD | Comment | |------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------| | VCC | A01-A09<br>B01,B03, B05, B07, B09<br>C01, C03, C05, C07, C09<br>D01-D09 | Primary power input: fixed +12V on the Client Type 0; wide range +8V to +20V on the Client Type 1; fixed +12V on the Server. Refer to Section 8 "Module Input Power Specifications" of the COM-HPC® Specification further details. All available VCC pins on the connector shall be used. | | | | | VCC_5V_SBY | B24 | Standby power input: +5.0V nominal. Refer to Section 8 "Module Input Power Specifications" of the COM-HPC® Specification for further details. Only used for standby and suspend functions. May be left unconnected if these functions are not used in the system design. | | | | | VCC_RTC | A86 | Real-time clock circuit-power input. Nominally +3.0V. Refer to Section 8 "Module Input Power Specifications" of the COM-HPC® Specification for details. | | | | | A10, A13, A16, A19, A22, A25, A28, A31, | Ground - DC power and signal and AC signal return path. | | | | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A34, A37, A40, A43, A46, A49, A55, A58, | All available GND connector pins shall be used and tied to Carrier Board GND | | | | | A61, A64, A67, A70, A73, A76, A79, A82, | plane(s). | | | | | A85 | | | | | | B12, B15, B18, B42, B57, B60, B63, B66, | | | | | | B69, B72, B75, B78, B81, B84 | | | | | | C10, C13, C16, C19, C22, C25, C34, C37, | | | | | | C40, C43, C46, C49, C55, C58, C61, C64, | | | | | | C67, C70, C73, C76, C79, C82, C85 | | | | | | D12, D15, D18, D21, D24, D27, D30, | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 ' ' ' | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | A61, A64, A67, A70, A73, A76, A79, A82, A85 B12, B15, B18, B42, B57, B60, B63, B66, B69, B72, B75, B78, B81, B84 C10, C13, C16, C19, C22, C25, C34, C37, C40, C43, C46, C49, C55, C58, C61, C64, C67, C70, C73, C76, C79, C82, C85 | A61, A64, A67, A70, A73, A76, A79, A82, A85 B12, B15, B18, B42, B57, B60, B63, B66, B69, B72, B75, B78, B81, B84 C10, C13, C16, C19, C22, C25, C34, C37, C40, C43, C46, C49, C55, C58, C61, C64, C67, C70, C73, C76, C79, C82, C85 D12, D15, D18, D21, D24, D27, D30, D33, D36, D33, D34, D37, D42, D45, D48, D51, D54, D57, D60, D63, D66, D69, D72, D75, D78, D81, D84, D87, D90, D93, D96 E02, E05, E08, E11, E14, E17, E20, E23, E26, E29, E32, E35, E38, E41, E44, E47, E50, E53, E56, E59, E62, E65, E68, E83, E86, E89, E92, E95 F19, F22, F25, F28, F31, F34, F37, F40, F43, F46, F49, F52, F55, F58, F61, F64, F67, F70, F73, F76, F79, F82, F88, F91, F94 G02, G05, G08, G11, G14, G20, G23, G26, G29, G32, G35, G38, G41, G44, G47, G50, G53, G56, G59, G62, G65, G68, G71, G74, G77, G80, G83, G86, G92, G95H01, H04, H07, H10, H13, H16, H19, H22, H25, H28, H31, H34, H37, H40, H43, H46, H49, H52, H55, H58, H61, H64, H67, H70, H73, H76, H79, H82, H85, H91, | A61, A64, A67, A70, A73, A76, A79, A82, A85 B12, B15, B18, B42, B57, B60, B63, B66, B69, B72, B75, B78, B81, B84 C10, C13, C16, C19, C22, C25, C34, C37, C40, C43, C46, C47, C70, C73, C76, C79, C82, C85 D12, D15, D18, D21, D24, D27, D30, D33, D36, D39, D42, D45, D48, D51, D54, D57, D60, D63, D66, D69, D72, D75, D78, D81, D84, D87, D90, D93, D96 E02, E05, E08, E11, E14, E17, E20, E23, E26, E29, E32, E35, E38, E41, E44, E47, E50, E53, E56, E59, E62, E65, E68, E83, E86, E89, E92, E95 F19, F22, F25, F28, F31, F34, F37, F40, F43, F46, F49, F52, F55, F58, F61, F64, F67, F70, F73, F76, F79, F82, F88, F91, F94 G02, G05, G08, G11, G14, G20, G23, G26, G29, G32, G35, G38, G41, G44, G47, G50, G53, G56, G59, G62, G65, G68, G71, G74, G77, G80, G83, G86, G92, G95H01, H04, H07, H10, H13, H16, H19, H22, H25, H28, H31, H34, H37, H40, H43, H46, H49, H52, H55, H58, H61, H64, H67, H70, H73, H76, H79, H82, H85, H91, | A61, A64, A67, A70, A73, A76, A79, A82, A85 B12, B15, B18, B42, B57, B60, B63, B66, B69, B72, B75, B78, B81, B84 C10, C13, C16, C19, C22, C25, C34, C37, C40, C43, C46, C49, C55, C58, C61, C64, C67, C70, C73, C76, C79, C82, C85 D12, D15, D18, D21, D24, D27, D30, D33, D36, D39, D42, D45, D48, D51, D54, D57, D60, D63, D66, D69, D72, D75, D78, D81, D84, D87, D90, D93, D96 E02, E05, E08, E11, E14, E17, E20, E23, E26, E29, E32, E35, E38, E41, E44, E47, E50, E53, E56, E59, E62, E65, E68, E83, E86, E89, E92, E95 F19, F22, F25, F28, F31, F34, F37, F40, F43, F46, F49, F52, F55, F58, F61, F64, F67, F70, F73, F76, F79, F82, F88, F91, F94 G02, G05, G08, G11, G14, G20, G23, G26, G29, G32, G35, G38, G41, G44, G47, G50, G53, G56, G59, G62, G65, G68, G71, G74, G77, G80, G83, G86, G92, G95H01, H04, H07, H10, H13, H16, H19, H22, H25, H28, H31, H34, H37, H40, H43, H46, H49, H52, H55, H58, H61, H64, H67, H70, H73, H76, H79, H82, H85, H91, | ## 9.2 Bootstrap Signals Table 45 Bootstrap Signal Descriptions | Signal | Pin # | Description of Bootstrap Signal | I/O | PU/PD | Comment | |--------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|----------------------------------------------------------------------------------------------------------------------| | I2S_DOUT/<br>SNDW_DAT3/<br>HDA_SDOUT | B20 | Serial TDM data output to the codec<br>Alternative use as bi-directional Soundwire 2 data lane or I2S<br>Data Out | I/O 1.8V | PU 2K2 1.8VSB | | | GP_SPI_CS1# | B96 | GP_SPI chip selects, active low | O 3.3V | | GP_SPI_CS1# and MOSI do not function as straps by default. They may be provided | | GP_SPI_MOSI | B93 | Serial data into the COM-HPC Module from the Carrier GP_SPI device ("Master In Slave Out") | O 3.3V | | by the cBC (default) or the SoC (assembly option). See section 6.14 "General Purpose SPI Port" for more information. | | SMB_ALERT# | C88 | System Management Bus Alert – active low input can be used to generate an SMI# (System Management Interrupt) or to wake the system. | I 3.3VSB | PU 2K2 3.3VSB | | | BOOT_SPI_IO0 | C50 | Bidirectional 4 bit data path out of and into a Carrier SPI flash operating in Serial Quad Interface (SQI) mode. | I/O VCC_<br>BOOT_SPI | PU 4K75 3.3VSB | 3.3VSB (Active in suspend state) | | BOOT_SPI_IO2 | C52 | Bidirectional 4 bit data path out of and into a Carrier SPI flash operating in Serial Quad Interface (SQI) mode. | I/O VCC_<br>BOOT_SPI | PU 100K 3.3VSB | 3.3VSB (Active in suspend state) | | BOOT_SPI_IO3 | C53 | Bidirectional 4 bit data path out of and into a Carrier SPI flash operating in Serial Quad Interface (SQI) mode. | I/O VCC_<br>BOOT_SPI | PU 100K 3.3VSB | 3.3VSB (Active in suspend state) | | DDI0_SDA_AUX- | D19 | Multiplexed with DP0_AUX- and HDMI0_CTRL_DAT | | | | | DP0_AUX- | | DP_AUX- function if DDI0_DDC_AUX_SEL is no connect | I/O LV_DIFF | PU 100K 3.3V | | | HDMI0_CTRL_DAT | | HDMI0_CTRL_DAT if DDI0_DDC_AUX_SEL is pulled high | I/O OD 3.3V | PU 2K2 3.3V | | | DDI1_SDA_AUX- | A20 | Multiplexed with DP1_AUX- and HDMI1_CTRL_DAT | | | | | DP1_AUX- | | DP_AUX- function if DDI1_DDC_AUX_SEL is no connect | I/O LV_DIFF | PU 100K 3.3V | | | HDMI1_CTRL_DAT | | HDMI1_CTRL_DAT if DDI1_DDC_AUX_SEL is pulled high | I/O OD 3.3V | PU 2K2 3.3V | | | USB0_LSRX | B40 | Sideband RX interface for USB4 Alternate modes "Low<br>Speed" asynchronous serial RX line | I 3.3V | PD 1M | | | USB1_LSRX | B38 | Sideband RX interface for USB4 Alternate modes "Low<br>Speed" asynchronous serial RX line | I 3.3V | PD 1M | | #### Caution - 1. The signals listed in the table above are used as chipset configuration straps during system reset. In this condition (during reset), they are inputs that are pulled to the correct state by either COM-HPC® internally implemented resistors or chipset internally implemented resistors that are located on the module. - 2. No external DC loads or external pull-up or pull-down resistors should change the configuration of the signals listed in the above table. External resistors may override the internal strap states and cause the COM-HPC® module to malfunction and/or cause irreparable damage to the module. # 10 System Resources ## 10.1 I/O Address Assignment The I/O address assignment of the conga- HPC/cTLU module is functionally identical with a standard PC/AT. The BIOS assigns PCI and PCI Express I/O resources from FFF0h downwards. Non PnP/PCI/PCI Express compliant devices must not consume I/O resources in that area. #### 10.1.1 ESPI Bus On the conga-HPC/cTLU, the PCI Express Bus acts as the subtractive decoding agent. All I/O cycles that are not positively decoded are forwarded to the PCI Bus, not the ESPI Bus. Only specified I/O ranges are forwarded to the ESPI Bus. In the congatec Embedded BIOS, the following I/O address ranges are sent to the ESPI Bus: E00h - EFFh (always used internally by the congatec board controller) The conga-HPC/cTLU does not route the ESPI Bus to the carrier board because the chipset has only one ESPI chip select which is already used for the congatec bard controller on the module. Parts of these ranges are not available if a Super I/O is used on the carrier board, if applicable. If a Super I/O is not implemented on the carrier board, then these ranges are available for customer use. If you require additional ESPI Bus resources other than those mentioned above, or more information about this subject, contact congatec technical support for assistance. # 10.2 PCI Configuration Space Map Table 46 PCI Configuration Space Map | Bus Number (hex) | Device Number (hex) | Function Number (hex) | Description | |------------------|---------------------|-----------------------|-------------------------------------------------------| | 00h | 00h | 00h | HOST and DRAM Controller | | 00h | 02h | 00h | Integrated Graphics Device | | 00h | 04h | 00h | Dynamic Tuning Technology | | 00h | 06h | 00h | PEG60 | | 00h | 07h | 00h | Integrated Thunderbolt PCI Express Root Port 0 | | 00h | 07h | 01h | Integrated Thunderbolt PCI Express Root Port 1 | | 00h | 08h | 00h | Gaussian Mixture Model and Neural Network Accelerator | | 00h | 0Ah | 00h | Crash-log SRAM | | 00h | 0Dh | 00h | Integrated Thunderbolt USB3 xHCl Controller | | 00h | 0Dh | 02h | Integrated Thunderbolt DMA Controller 0 | | 00h | 14h | 00h | USB3 xHCl Controller | | 00h | 14h | 02h | Shared SRAM Controller | | 00h <sup>1</sup> | 16h | 00h | Management Engine (ME) Interface 1 | | 00h <sup>1</sup> | 16h | 01h | Intel® ME Interface 2 | | 00h <sup>1</sup> | 16h | 02h | ME IDE Redirection (IDE-R) Interface | | 00h <sup>1</sup> | 16h | 03h | ME Keyboard and Text (KT) Redirection | | 00h <sup>1</sup> | 16h | 04h | Intel ME Interface 3 | | 00h <sup>1</sup> | 16h | 05h | Intel ME Interface 4 | | 00h | 17h | 00h | SATA Controller | | 00h <sup>2</sup> | 1Ch | 00h | PCI Express Root Port 0 | | 00h <sup>2</sup> | 1Ch | 01h | PCI Express Root Port 1 | | 00h <sup>2</sup> | 1Ch | 04h | PCI Express Root Port 4 operating in x4 mode | | 00h <sup>2</sup> | 1Dh | 00h | PCI Express Root Port 8 – GBE 0 | | 00h <sup>2</sup> | 1Dh | 01h | PCI Express Root Port 9 – GBE 1 | | 00h <sup>2</sup> | 1Dh | 02h | PCI Express Root Port 2 – only when SATA isn't used | | 00h <sup>2</sup> | 1Dh | 03h | PCI Express Root Port 3 – only when SATA isn't used | | 00h | 1Fh | 00h | PCI to ESPI Bridge | | 00h | 1Fh | 03h | Intel® High Definition Audio | | 00h | 1Fh | 04h | SMBus Controller | | 00h | 1Fh | 05h | SPI Flash Controller | | 01h <sup>3</sup> | 00h | 00h | PCIe Device connected to PEG Root Port 6:0 | | 02h | 00h | 00h | Upstream Port of PCI Express switch | iTBT 0 | |------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 03h | 02h | 00h | Downstream Port of PCI Express switch | | | 03h | 04h | 00h | Downstream Port of PCI Express switch | | | 04H | 00H | 00H | Integrated Thunderbolt Controller iTBT USB3 xHCl Controller | 7 | | 05h – 2Ch | | | Reserved for PCIe topology connected to Thunderbolt Port 0 in Setup Menu under Advanced -> Platform Settings -> TCSS Platform Settings -> Thunderbolt Configuration -> Integrated Thunderbolt Configuration -> ITBT Root Port Configuration you specify the number of extra busses reserved per Thunderbolt Port. The default is 42 decimal busses for each port. | | | 2Dh – 57h | | | Reserved for PCIe topology connected to Thunderbolt Port 1 | iTBT 1 | | 58h <sup>3</sup> | 00h | 00h | PCIe Device inserted in PCI Express Port 0 | | | 59h <sup>3</sup> | 00h | 00h | PCIe Device inserted in PCI Express Port 4 | | | 5Ah <sup>3</sup> | 00h | 00h | Intel Ethernet controller I225 GBE 0 | | | 5Bh <sup>3</sup> | 00h | 00h | Intel Ethernet controller I225 GBE 1 | | - <sup>1.</sup> In the standard configuration, the Intel® Management Engine (ME) related devices are partly present or not present at all. - <sup>2</sup> The PCI Express® ports are visible only if a device is attached to the PCI Express Slot on the carrier board. - <sup>3.</sup> The Table represents a case when a Single function PCI/PCI Express® device is connected to all possible slots on the carrier board. The given bus numbers will change based on actual hardware configuration. - <sup>4.</sup> Internal PCI devices not connected to the conga-HPC/cTLU are not listed. ### 10.3 I<sup>2</sup>C Bus The I2C addresses below are used by the conga-HPC/cTLU module and conga-HPC/EVAL-Client evaluation carrier board Table 47 I2C0 - Device Addresses | 7-bit Device Address | Device | | | |-----------------------|--------------------|--|--| | conga-HPC/cTLU | | | | | | | | | | conga-HPC/EVAL-Client | | | | | 0x57 | U55: EEPROM | | | | 0x24 | U56: GPIO Expander | | | Onboard resources are not connected to the I<sup>2</sup>C bus. ## 10.4 SMBus The SMBus signals are connected to the Intel® chipset. The SMBus addresses below are used by the conga-HPC/cTLU module and conga-HPC/EVAL-Client evaluation carrier board: Table 48 SMBus - Device Addresses | 7-bit Device Address | Device | | | |-----------------------|-------------------|--|--| | conga-HPC/cTLU | | | | | 0×50 | DIMM | | | | 0x51 | DIMM | | | | 0x52 | DIMM | | | | 0x53 | DIMM | | | | 0×54 | DIMM | | | | 0x55 | DIMM | | | | 0x56 | DIMM | | | | 0×57 | DIMM | | | | 0x18 | Thermal Sensor | | | | 0×19 | Thermal Sensor | | | | 0×20 | Thermal Sensor | | | | 0x21 | Thermal Sensor | | | | 0x22 | Thermal Sensor | | | | 0x23 | Thermal Sensor | | | | 0×24 | Thermal Sensor | | | | 0x25 | Thermal Sensor | | | | 0x36 | Chipset | | | | 0x37 | PMBus ZONE WRITE | | | | 0x6F | MP8860 | | | | conga-HPC/EVAL-Client | | | | | 0x6B | Clock Buffer Clk0 | | | | 0x6D | Clock Buffer Clk3 | | | | 0x10 | PCIe Retimer | | | | 0x60 | LVDS Bridge | | | Do not use the SMBus for off-board non-system management devices. For more information, contact congatec technical support. # 11 BIOS Setup Description The BIOS setup description of the conga-HPC/cTLU can be viewed without having access to the module. However, access to the restricted area of the congatec website is required in order to download the necessary tool (CgMlfViewer) and Menu Layout File (MLF). The MLF contains the BIOS setup description of a particular BIOS revision. The MLF can be viewed with the CgMlfViewer tool. This tool offers a search function to quickly check for supported BIOS features. It also shows where each feature can be found in the BIOS setup menu. For more information, read the application note "AN42 - BIOS Setup Description" available at www.congatec.com. If you do not have access to the restricted area of the congatec website, contact your local congatec sales representative. ## 11.1 Navigating the BIOS Setup Menu The BIOS setup menu shows the features and options supported in the congatec BIOS. To access and navigate the BIOS setup menu, press the <DEL> or <F2> key during POST. The right frame displays the key legend. Above the key legend is an area reserved for text messages. These text messages explain the options and the possible impacts when changing the selected option in the left frame. ### 11.2 BIOS Versions The BIOS displays the BIOS project name and the revision code during POST, and on the main setup screen. The initial production BIOS for conga-HPC/cTLU is identified as GUTLR1xx or GVTLR1xx, where: - R is the identifier for a BIOS ROM file, - 1 is the so called feature number and - xx is the major and minor revision number. The binary size for GUTL and GVTL is 32 MB. ## 11.3 Updating the BIOS BIOS updates are recommeded to correct platform issues or enhance the feature set of the module. The conga-HPC/cTLU features a congatec/AMI AptioEFI firmware on an onboard flash ROM chip. You can update the firmware with the congatec System Utility. The utility has four versions—UEFI shell, Win32 command line, Win32 GUI, and Linux version. For more information about "Updating the BIOS" refer to the user's guide for the congatec System Utility "CGUTLm1x.pdf" on the congatec website at www.congatec.com. #### Caution We recommend to use only the UEFI shell for firmware updates. ### 11.3.1 Update from External Flash For instructions on how to update the BIOS from external flash, refer to the AN7\_External\_BIOS\_Update.pdf application note on the congatec website at www.congatec.com. ## 11.4 Supported Flash Devices The conga-HPC/cTLU supports: - Winbond W25R256JVEIQ 32 MB - Macronix MX25L25645G 32 MB The flash device can be used on the carrier board to support external BIOS. For more information about external BIOS support, refer to the Application Note "AN7\_External\_BIOS\_Update.pdf" on the congatec website at www.congatec.com.