

# conga-TS370

COM Express 3.0 Type 6 Basic Module with 8th Generation Intel® Processors

User's Guide



# **Revision History**

| Revision | Date (yyyy-mm-dd) | Author | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|-------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1      | 2018-08-16        | AEM    | Preliminary release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0.2      | 2018-10-12        | AEM    | <ul> <li>Added note about recommended boot mode in section 2.2 "Supported Operating Systems"</li> <li>Added note about default USB 3.1 BIOS setting in section 6.1.7 "USB"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1.0      | 2018-12-17        | AEM    | <ul> <li>Updated table 5 "Power Consumption Tables"</li> <li>Updated the information about handling electrostatic sensitive devices in preface section</li> <li>Official release</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.1      | 2019-01-16        | AEM    | <ul> <li>Changed the minimum VCC_RTC input voltage to 2.5 V in section 2.4.1 "Electrical Characteristics"</li> <li>Updated the note about USB Gen 2 design considerations in section 6.1.7 "USB"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.2      | 2019-07-26        | AEM    | <ul> <li>Added variants that feature Coffee Lake-H Refresh CPUs to section 1.2 "Options Information"</li> <li>Changed maximum memory capacity to 64 GB in table 3 "Feature Summary"</li> <li>Corrected HDMI resolutions in table 7 "Display Combinations and Resolution"</li> <li>Updated sections 4 .1 "CSA Dimensions", 4.2 "CSP Dimensions", 4.3 "HSP Dimensions"</li> <li>Updated the PWR_OK input circuitry diagram in section 6.1.14 "Power Control"</li> <li>Corrected the designation of USB_x_x_OC# pins as strap pins in tables 21 "USB 2.0 Signal Description" and 36 "Bootstrap Signal Description"</li> <li>Added note to section 11.4 "Supported Flash Devices"</li> </ul> |
| 1.3      | 2019-10-30        | AEM    | <ul> <li>Deleted obsolete Coffee Lake-H Refresh variant with PN:049103</li> <li>Corrected the AMI Aptio UEFI firmware version and added note about Intel AMT support in section 2.1 "Feature List"</li> <li>Added the link configurations that are possible with customized BIOS in section 6.1.1 "PCI Express"</li> <li>Added note about the required PD resistor on the carrier board for the pins that are reclaimed from the VCC_12V pool in tables 28, 30 and 34</li> <li>Added note about the minimum pulse width required for proper button detection in table 30 "Power and System Management Signal Descriptions"</li> </ul>                                                    |
| 1.4      | 2020-07-15        | AEM    | <ul> <li>Updated table 5 "Power Consumption Values"</li> <li>Updated the link for standard 12 V power supply implementation guidelines in section 6.1.14 "Power Control"</li> <li>Added information about congated MLF file to section 11 "BIOS Setup Description"</li> <li>Deleted section 12 "Industry Specifications"</li> </ul>                                                                                                                                                                                                                                                                                                                                                      |
| 1.5      | 2021-04-19        | AEM    | <ul> <li>Updated table 2 "conga-TS370 Variants, table 3 "Feature Summary", table 8 "Display Combinations and Resolutions" and table 16 "TMDS Signal Descriptions"</li> <li>Updated section 3 "Block Diagram" and section 6.1.3 "Display Interfaces</li> <li>Deleted section 6.1.3.1 "HDMI" and section 6.1.3.2"DVI"</li> <li>Added note to table 16 "TMDS Signal Descriptions"</li> </ul>                                                                                                                                                                                                                                                                                                |
| 1.6      | 2021-08-02        | AEM    | <ul> <li>Added Software License Information</li> <li>Changed congatec AG to congatec GmbH</li> <li>Updated the Power Supply Implementation Guidelines in section 6.1.12 "Power Control"</li> <li>Updated section 7.3 "congatec Battery Management Interface"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.7      | 2021-11-16        | AEM    | • Deleted HDMI references from section 1.2 "Options Information", section 2.1 "Feature List", section 3 "Block Diagram and section 6.1.3 "Display Interfaces"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.8      | 2021-01-14        | AEM    | Corrected section 3 "Block Diagram"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| 1.9 | 2023-12-12 | AEM | <ul> <li>Updated the title page</li> <li>Updated the RoHS directive</li> </ul>                                   |
|-----|------------|-----|------------------------------------------------------------------------------------------------------------------|
|     |            |     | Added a note about optimal storage conditions to section 2.7 "Environmental Specifications"                      |
|     |            |     | Added note about the storage of congatec cooling solutions to section 4 "Cooling Solutions"                      |
|     |            |     | Corrected the pin numbers of USB port 0 and 1 in table 22 "USB 2.0 Signal Descriptions"                          |
|     |            |     | Updated section 7.1 "congatec Board Controller (cBC)"                                                            |
|     |            |     | Updated section 7.1.3 "Power Loss Control"                                                                       |
|     |            |     | Updated section 7.1.5 "Enhanced Soft-Off State"                                                                  |
|     |            |     | • Updated the note in table 28 "Miscellaneous Signal Descriptions", table 30 "Power and System Management Signal |
|     |            |     | Descriptions" and table 34 "General Purpose Serial Interface Signal Descriptions"                                |



## **Preface**

This user's guide provides information about the components, features, connectors and BIOS Setup menus available on the conga-TS370. It is one of three documents that should be referred to when designing a COM Express™ application. The other reference documents that should be used include the following:

COM Express<sup>™</sup> Design Guide COM Express<sup>™</sup> Specification

The links to these documents can be found on the congatec GmbH website at www.congatec.com

#### **Software Licenses**

#### **Notice Regarding Open Source Software**

The congatec products contain Open Source software that has been released by programmers under specific licensing requirements such as the "General Public License" (GPL) Version 2 or 3, the "Lesser General Public License" (LGPL), the "ApacheLicense" or similar licenses.

You can find the specific details at https://www.congatec.com/en/licenses/. Search for the revision of the BIOS/UEFI or Board Controller Software (as shown in the POST screen or BIOS setup) to get the complete product related license information. To the extent that any accompanying material such as instruction manuals, handbooks etc. contain copyright notices, conditions of use or licensing requirements that contradict any applicable Open Source license, these conditions are inapplicable.

The use and distribution of any Open Source software contained in the product is exclusively governed by the respective Open Source license. The Open Source software is provided by its programmers without ANY WARRANTY, whether implied or expressed, of any fitness for a particular purpose, and the programmers DECLINE ALL LIABILITY for damages, direct or indirect, that result from the use of this software.

#### **OEM/ CGUTL BIOS**

BIOS/UEFI modified by customer via the congatec System Utility (CGUTL) is subject to the same license as the BIOS/UEFI it is based on. You can find the specific details at https://www.congatec.com/en/licenses/.



#### Disclaimer

The information contained within this user's guide, including but not limited to any product specification, is subject to change without notice.

congatec GmbH provides no warranty with regard to this user's guide or any other information contained herein and hereby expressly disclaims any implied warranties of merchantability or fitness for any particular purpose with regard to any of the foregoing. congatec GmbH assumes no liability for any damages incurred directly or indirectly from any technical or typographical errors or omissions contained herein or for discrepancies between the product and the user's guide. In no event shall congatec GmbH be liable for any incidental, consequential, special, or exemplary damages, whether based on tort, contract or otherwise, arising out of or in connection with this user's guide or any other information contained herein or the use thereof.

#### Intended Audience

This user's guide is intended for technically qualified personnel. It is not intended for general audiences.

#### **RoHS Directive**

All congatec GmbH designs comply with EU RoHS Directive 2011/65/EU and Delegated Directive 2015/863.

#### **Electrostatic Sensitive Device**



All congatec GmbH products are electrostatic sensitive devices. They are enclosed in static shielding bags, and shipped enclosed in secondary packaging (protective packaging). The secondary packaging does not provide electrostatic protection.

Do not remove the device from the static shielding bag or handle it, except at an electrostatic-free workstation. Also, do not ship or store electronic devices near strong electrostatic, electromagnetic, magnetic, or radioactive fields unless the device is contained within its original packaging. Be aware that failure to comply with these guidelines will void the congatec GmbH Limited Warranty.

### **Symbols**

The following symbols are used in this user's guide:



#### Warning

Warnings indicate conditions that, if not observed, can cause personal injury.



#### Caution

Cautions warn the user about how to prevent damage to hardware or loss of data.



Notes call attention to important information that should be observed.

### Copyright Notice

Copyright © 2018, congatec GmbH. All rights reserved. All text, pictures and graphics are protected by copyrights. No copying is permitted without written permission from congatec GmbH.

congatec GmbH has made every attempt to ensure that the information in this document is accurate yet the information contained within is supplied "as-is".

#### **Trademarks**

Product names, logos, brands, and other trademarks featured or referred to within this user's guide, or the congatec website, are the property of their respective trademark holders. These trademark holders are not affiliated with congatec GmbH, our products, or our website.



### Warranty

congatec GmbH makes no representation, warranty or guaranty, express or implied regarding the products except its standard form of limited warranty ("Limited Warranty") per the terms and conditions of the congatec entity, which the product is delivered from. These terms and conditions can be downloaded from www.congatec.com. congatec GmbH may in its sole discretion modify its Limited Warranty at any time and from time to time.

The products may include software. Use of the software is subject to the terms and conditions set out in the respective owner's license agreements, which are available at www.congatec.com and/or upon request.

Beginning on the date of shipment to its direct customer and continuing for the published warranty period, congatec GmbH represents that the products are new and warrants that each product failing to function properly under normal use, due to a defect in materials or workmanship or due to non conformance to the agreed upon specifications, will be repaired or exchanged, at congatec's option and expense.

Customer will obtain a Return Material Authorization ("RMA") number from congatec GmbH prior to returning the non conforming product freight prepaid. congatec GmbH will pay for transporting the repaired or exchanged product to the customer.

Repaired, replaced or exchanged product will be warranted for the repair warranty period in effect as of the date the repaired, exchanged or replaced product is shipped by congatec, or the remainder of the original warranty, whichever is longer. This Limited Warranty extends to congatec's direct customer only and is not assignable or transferable.

Except as set forth in writing in the Limited Warranty, congatec makes no performance representations, warranties, or guarantees, either express or implied, oral or written, with respect to the products, including without limitation any implied warranty (a) of merchantability, (b) of fitness for a particular purpose, or (c) arising from course of performance, course of dealing, or usage of trade.

congatec GmbH shall in no event be liable to the end user for collateral or consequential damages of any kind. congatec shall not otherwise be liable for loss, damage or expense directly or indirectly arising from the use of the product or from any other cause. The sole and exclusive remedy against congatec, whether a claim sound in contract, warranty, tort or any other legal theory, shall be repair or replacement of the product only.

#### Certification

congatec GmbH is certified to DIN EN ISO 9001 standard.





## Contents

| 1       | Introduction                         | 12 | 6.1.7  | High Definition Audio (HDA)                       | 34         |
|---------|--------------------------------------|----|--------|---------------------------------------------------|------------|
| 1.1     | COM Express™ Concept                 | 12 | 6.1.8  | LPC Bus                                           | 34         |
| 1.2     | Options Information                  |    | 6.1.9  | I <sup>2</sup> C Bus                              |            |
| 1.4     | ·                                    |    | 6.1.10 | General Purpose Serial Interface                  | 34         |
| 2       | Specifications                       | 15 | 6.1.11 | GPIOs                                             |            |
| 2.1     | Feature List                         | 15 | 6.1.12 | Power Control                                     |            |
| 2.2     | Supported Operating Systems          |    | 6.1.13 | Power Management                                  | 38         |
| 2.3     | Mechanical Dimensions                |    | 7      | Additional Features                               | 39         |
| 2.4     | Supply Voltage Standard Power        | 17 |        |                                                   |            |
| 2.4.1   | Electrical Characteristics           |    | 7.1    | congatec Board Controller (cBC)                   |            |
| 2.4.2   | Rise Time                            |    | 7.1.1  | Board Information                                 |            |
| 2.5     | Power Consumption                    |    | 7.1.2  | Watchdog                                          |            |
| 2.6     | Supply Voltage Battery Power         |    | 7.1.3  | Power Loss Control                                |            |
| 2.7     | Environmental Specifications         |    | 7.1.4  | Fan Control                                       |            |
|         | ·                                    |    | 7.1.5  | Enhanced Soft-Off State                           |            |
| 3       | Block Diagram                        | 21 | 7.2    | OEM BIOS Customization                            | 41         |
|         |                                      |    | 7.2.1  | OEM Default Settings                              | 41         |
| 4       | Cooling Solutions                    | 22 | 7.2.2  | OEM Boot Logo                                     | 41         |
| 4.1     | CSA Dimensions                       | 23 | 7.2.3  | OEM POST Logo                                     | 41         |
| 4.2     | CSP Dimensions                       | 24 | 7.2.4  | OEM BIOS Code/Data                                | 42         |
| 4.3     | HSP Dimensions                       |    | 7.2.5  | OEM DXE Driver                                    | 42         |
| 4.4     | Heatspreader Thermal Imagery         |    | 7.3    | congatec Battery Management Interface             | 42         |
|         |                                      |    | 7.4    | API Support (CGOS)                                |            |
| 5       | Onboard Temperature Sensors          | 2/ | 7.5    | Security Features                                 |            |
| 6       | Connector Rows                       | 20 | 7.6    | Suspend to Ram                                    |            |
|         |                                      |    | 8      | conga Tech Notes                                  | 11         |
| 6.1     | Primary and Secondary Connector Rows |    |        | -                                                 |            |
| 6.1.1   | PCI Express™                         |    | 8.1    | Adaptive Thermal Monitor and Catastrophic Thermal | Protection |
| 6.1.2   | PCI Express Graphics (PEG)           | 29 | 44     |                                                   |            |
| 6.1.3   | Display Interface                    |    | 8.2    | Processor Performance Control                     | 45         |
| 6.1.3.1 | DisplayPort (DP)                     | 32 | 8.2.1  | Intel® SpeedStep® Technology (EIST)               | 45         |
| 6.1.3.2 | LVDS/eDP                             | 32 | 8.2.2  | Intel® Turbo Boost Technology                     | 45         |
| 6.1.3.3 | VGA                                  |    | 8.3    | Intel® Virtualization Technology                  | 46         |
| 6.1.4   | SATA <sup>™</sup>                    | 33 | 8.4    | Thermal Management                                |            |
| 6.1.5   | USB                                  |    | 8.5    | ACPI Suspend Modes and Resume Events              |            |
| 6.1.6   | Gigabit Ethernet                     |    | 9      | ·                                                 |            |
|         | Ŭ                                    |    | 9      | Signal Descriptions and Pinout Tables             | 48         |

| 9.1<br>9.2 | Connector Signal Descriptions<br>Bootstrap Signals |    |
|------------|----------------------------------------------------|----|
| 0          | System Resources                                   | 72 |
| 0.1        | I/O Address Assignment                             | 72 |
| 0.1.1      | LPC Bus                                            |    |
| 0.2        | PCI Configuration Space Map                        | 73 |
| 0.3        | I <sup>2</sup> C                                   |    |
| 0.4        | SMBus                                              | 74 |
| 1          | BIOS Setup Description                             | 75 |
| 1.1        | Navigating the BIOS Setup Menu                     | 75 |
| 1.2        | BIOS Versions                                      | 75 |
| 1.3        | Updating the BIOS                                  |    |
| 1.3.1      | Updating from External Flash                       |    |
| 1.4        | Supported Flash Devices                            |    |



# **List of Tables**

| Table 1  | COM Express™ 3.0 Pinout Types                        |    |
|----------|------------------------------------------------------|----|
| Table 2  | conga-TS370 Variants                                 |    |
| Table 3  | Feature Summary                                      |    |
| Table 4  | Measurement Description                              |    |
| Table 5  | Power Consumption Values                             |    |
| Table 6  | CMOS Battery Power Consumption                       | 19 |
| Table 7  | Cooling Solution Variants                            |    |
| Table 8  | Display Combinations and Resolution                  |    |
| Table 9  | Wake Events                                          |    |
| Table 10 | Signal Tables Terminology Descriptions               |    |
| Table 11 | Connector A-B Pinout                                 |    |
| Table 12 | Connector C-D Pinout                                 |    |
| Table 13 | PCI Express Signal Descriptions (general purpose)    |    |
| Table 14 | PCI Express Signal Descriptions (x16 Graphics)       |    |
| Table 15 | DDI Signal Description                               |    |
| Table 16 | TMDS Signal Descriptions                             |    |
| Table 17 | DisplayPort (DP) Signal Descriptions                 |    |
| Table 18 | Embedded DisplayPort Signal Descriptions             |    |
| Table 19 | CRT Signal Descriptions                              |    |
| Table 20 | LVDS Signal Descriptions                             |    |
| Table 21 | Serial ATA Signal Descriptions                       |    |
| Table 22 | USB 2. 0 Signal Descriptions                         |    |
| Table 23 | USB 3.0 Signal Descriptions                          |    |
| Table 24 | Gigabit Ethernet Signal Descriptions                 |    |
| Table 25 | High Definition Audio Link Signals Descriptions      |    |
| Table 26 | LPC Signal Descriptions                              |    |
| Table 27 | SPI BIOS Flash Interface Signal Descriptions         |    |
| Table 28 | Miscellaneous Signal Descriptions                    |    |
| Table 29 | General Purpose I/O Signal Descriptions              |    |
| Table 30 | Power and System Management Signal Descriptions      | 67 |
| Table 31 | Rapid Shutdown Signal Descriptions                   |    |
| Table 32 | Thermal Protection Signal Descriptions               | 68 |
| Table 33 | SMBus Signal Description                             |    |
| Table 34 | General Purpose Serial Interface Signal Descriptions | 69 |
| Table 35 | Module Type Definition Signal Description            | 69 |
| Table 36 | Power and GND Signal Descriptions                    | 70 |
|          |                                                      |    |

| Table 37 | Bootstrap Signal Descriptions | 71 |
|----------|-------------------------------|----|
|          | PCI Configuration Space Map   |    |

## **Technical Support**

congatec GmbH technicians and engineers are committed to providing the best possible technical support for our customers so that our products can be easily used and implemented. We request that you first visit our website at www.congatec.com for the latest documentation, utilities and drivers, which have been made available to assist you. If you still require assistance after visiting our website then contact our technical support department by email at support@congatec.com

## **Terminology**

| Term | Description               |
|------|---------------------------|
| GB   | Gigabyte                  |
| GHz  | Gigahertz                 |
| kB   | Kilobyte                  |
| MB   | Megabyte                  |
| Mbit | Megabit                   |
| kHz  | Kilohertz                 |
| MHz  | Megahertz                 |
| TDP  | Thermal Design Power      |
| PCle | PCI Express               |
| SATA | Serial ATA                |
| PEG  | PCI Express Graphics      |
| PCH  | Platform Controller Hub   |
| eDP  | Embedded DisplayPort      |
| DDI  | Digital Display Interface |
| HDA  | High Definition Audio     |
| S5e  | Enhanced Soft-Off State   |
| N.C  | Not connected             |
| N.A  | Not available             |
| TBD  | To be determined          |

## 1 Introduction

### 1.1 COM Express™ Concept

COM Express<sup>TM</sup> is an open industry standard defined specifically for COMs (computer on modules). Its creation makes it possible to smoothly transition from legacy interfaces to the newest technologies available today. COM Express<sup>TM</sup> modules are available in following form factors:

Mini 84 mm x 55 mm
 Compact 95 mm x 95 mm
 Basic 125 mm x 95 mm
 Extended 155 mm x 110 mm

Table 1 COM Express™ 3.0 Pinout Types

| Types   | Connector | PCIe Lanes | PEG | SATA Ports | LAN ports             | USB 2.0/                 | Display Interfaces        |
|---------|-----------|------------|-----|------------|-----------------------|--------------------------|---------------------------|
|         | Rows      |            |     |            |                       | SuperSpeed USB           |                           |
| Type 6  | A-B C-D   | Up to 24   | 1   | Up to 4    | 1                     | Up to 8 / 4 1            | VGA,LVDS/eDP, PEG, 3x DDI |
| Type 7  | A-B C-D   | Up to 32   | -   | Up to 2    | 5 (1x 1 Gb, 4x 10 Gb) | Up to 4 / 4              |                           |
| Type 10 | A-B       | Up to 4    | -   | Up to 2    | 1                     | Up to 8 / 2 <sup>1</sup> | LVDS/eDP, 1xDDI           |

<sup>&</sup>lt;sup>1.</sup> The SuperSpeed USB ports (USB 3.0) are not in addition to the USB 2.0 ports. Up to 4 of the USB 2.0 ports can support SuperSpeed USB.

The conga-TS370 modules use the Type 6 pinout definition and comply with COM Express 3.0 specification. They are equipped with two high performance connectors that ensure stable data throughput.

The COM (computer on module) integrates all the core components and is mounted onto an application specific carrier board. COM modules are legacy-free design (no Super I/O, PS/2 keyboard and mouse) and provide most of the functional requirements for any application. These functions include, but are not limited to a rich complement of contemporary high bandwidth serial interfaces such as PCI Express, Serial ATA, USB 2.0, and Gigabit Ethernet. The Type 6 pinout provides the ability to offer PCI Express, Serial ATA, and LPC options thereby expanding the range of potential peripherals. The robust thermal and mechanical concept, combined with extended power-management capabilities, is perfectly suited for all applications.

Carrier board designers can use as little or as many of the I/O interfaces as deemed necessary. The carrier board can therefore provide all the interface connectors required to attach the system to the application specific peripherals. This versatility allows the designer to create a dense and optimized package, which results in a more reliable product while simplifying system integration. Most importantly, COM Express™ modules are scalable, which means once an application has been created there is the ability to diversify the product range through the use of different performance class or form factor size modules. Simply unplug one module and replace it with another; no redesign is necessary.



## 1.2 Options Information

The conga-TS370 is currently available in 13 variants. The table below shows the different configurations available.

Table 2 conga-TS370 Variants

| Part-No.                    | 049000                                               | 049001                                   | 049002                                  | 049003                                                           |
|-----------------------------|------------------------------------------------------|------------------------------------------|-----------------------------------------|------------------------------------------------------------------|
| Processor                   | Intel <sup>®</sup> Core™ i7-8850H<br>2.6 GHz 6 Cores | Intel® Core™ i5-8400H<br>2.5 GHz 4 Cores | Intel® Xeon® E-2176M<br>2.7 GHz 6 Cores | Intel <sup>®</sup> Core <sup>™</sup> i3-8100H<br>3.0 GHz 4 Cores |
| Intel® Smart Cache          | 9 MB                                                 | 8 MB                                     | 12 MB                                   | 6 MB                                                             |
| Max. Turbo Frequency        | 4.3 GHz                                              | 4.2 GHz                                  | 4.4 GHz                                 | N.A                                                              |
| Chipset                     | Intel® QM370                                         | Intel® QM370                             | Intel <sup>®</sup> CM246                | Intel <sup>®</sup> HM370                                         |
| Processor Graphics          | Intel® UHD Graphics 630 (GT2)                        | Intel® UHD Graphics 630 (GT2)            | Intel® UHD Graphics P630 (GT2)          | Intel® UHD Graphics P630 (GT2)                                   |
| GFX Base/Max. Dynamic Freq. | 350 MHz / 1.15 GHz                                   | 350 MHz / 1.1 GHz                        | 350 MHz / 1.2 GHz                       | 350 MHz / 1.0 GHz                                                |
| DDR4 Memory                 | 2666 MT/s dual channel                               | 2666 MT/s dual channel                   | 2666 MT/s dual channel                  | 2666 MT/s dual channel                                           |
| (ECC or Non-ECC)            | Non-ECC                                              | Non-ECC                                  | ECC or Non-ECC                          | Non-ECC                                                          |
| PCIe Lanes                  | 8 Gen 3                                              | 8 Gen 3                                  | 8 Gen 3                                 | 8 Gen 3                                                          |
| USB Ports                   | 8 USB 2.0 (4 USB 3.1)                                | 8 USB 2.0 (4 USB 3.1)                    | 8 USB 2.0 (4 USB 3.1)                   | 8 USB 2.0 (4 USB 3.1)                                            |
| SATA (6 Gbps)               | 4                                                    | 4                                        | 4                                       | 4                                                                |
| LVDS                        | Yes                                                  | Yes                                      | Yes                                     | Yes                                                              |
| DP++                        | Yes                                                  | Yes                                      | Yes                                     | Yes                                                              |
| Processor TDP (cTDP down)   | 45 W (35 W)                                          | 45 W (35 W)                              | 45 W (35 W)                             | 45 W (35 W)                                                      |

| Part-No.                    | 049100                                   | 049101                                   | 049102                                                | 049104                                    |
|-----------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------|-------------------------------------------|
| Processor                   | Intel® Xeon® E-2276ME<br>2.8 GHz 6 Cores | Intel® Xeon® E-2254ME<br>2.6 GHz 4 Cores | Intel <sup>®</sup> Core™ i7-9850HE<br>2.7 GHz 6 Cores | Intel® Celeron® G4930E<br>2.4 GHz 2 Cores |
| Intel® Smart Cache          | 12 MB                                    | 8 MB                                     | 9 MB                                                  | 2 MB                                      |
| Max. Turbo Frequency        | 4.5 GHz                                  | 3.8 GHz                                  | 4.4 GHz                                               | N.A                                       |
| Chipset                     | Intel® CM246                             | Intel® CM246                             | Intel® QM370                                          | Intel <sup>®</sup> HM370                  |
| Processor Graphics          | Intel® UHD Graphics P630 (GT2)           | Intel® UHD Graphics P630 (GT2)           | Intel® UHD Graphics 630 (GT2)                         | Intel® UHD Graphics 610 (GT1)             |
| GFX Base/Max. Dynamic Freq. | 350 MHz / 1.15 GHz                       | 350 MHz / 1.10 GHz                       | 350 MHz / 1.15 GHz                                    | 350 MHz / 1.05 GHz                        |
| DDR4 Memory                 | 2666 MT/s dual channel                   | 2666 MT/s dual channel                   | 2666 MT/s dual channel                                | 2400 MT/s dual channel                    |
| (ECC or Non-ECC)            | ECC or non-ECC                           | ECC or non-ECC                           | Non-ECC                                               | Non-ECC                                   |
| PCIe Lanes                  | 8 Gen 3                                  | 8 Gen 3                                  | 8 Gen 3                                               | 8 Gen 3                                   |
| USB Ports                   | 8 USB 2.0 (4 USB 3.1)                    | 8 USB 2.0 (4 USB 3.1)                    | 8 USB 2.0 (4 USB 3.1)                                 | 8 USB 2.0 (4 USB 3.1)                     |
| SATA (6 Gbps)               | 4                                        | 4                                        | 4                                                     | 4                                         |
| LVDS                        | Yes                                      | Yes                                      | Yes                                                   | Yes                                       |
| DP++                        | Yes                                      | Yes                                      | Yes                                                   | Yes                                       |



| Part-No.                  | 049100      | 049101      | 049102      | 049104     |
|---------------------------|-------------|-------------|-------------|------------|
| Processor TDP (cTDP down) | 45 W (35 W) | 45 W (35 W) | 45 W (35 W) | 35 W (N.A) |

| Part-No.                        | 049110                                   | 049111                                   | 049112                                                | 049113                                                |
|---------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| Processor                       | Intel® Xeon® E-2276ML<br>2.0 GHz 6 Cores | Intel® Xeon® E-2254ML<br>1.7 GHz 4 Cores | Intel <sup>®</sup> Core™ i7-9850HL<br>1.9 GHz 6 Cores | Intel <sup>®</sup> Core™ i3-9100HL<br>1.6 GHz 4 Cores |
| Intel® Smart Cache              | 12 MB                                    | 8 MB                                     | 9 MB                                                  | 6 MB                                                  |
| Max. Turbo Frequency            | 4.2 GHz                                  | 3.5 GHz                                  | 4.1 GHz                                               | 2.9 GHz                                               |
| Chipset                         | Intel® CM246                             | Intel® CM246                             | Intel® QM370                                          | Intel <sup>®</sup> HM370                              |
| Processor Graphics              | Intel® UHD Graphics P630 (GT2)           | Intel® UHD Graphics P630 (GT2)           | Intel® UHD Graphics 630 (GT2)                         | Intel® UHD Graphics 630 (GT2)                         |
| GFX Base/Max. Dynamic Freq.     | 350 MHz / 1.15 GHz                       | 350 MHz / 1.1 GHz                        | 350 MHz / 1.15 GHz                                    | 350 MHz / 1.10 GHz                                    |
| DDR4 Memory<br>(ECC or Non-ECC) | 2666 MT/s dual channel<br>ECC or non-ECC | 2666 MT/s dual channel<br>ECC or non-ECC | 2666 MT/s dual channel<br>Non-ECC                     | 2666 MT/s dual channel<br>Non-ECC                     |
| PCIe Lanes                      | 8 Gen 3                                  | 8 Gen 3                                  | 8 Gen 3                                               | 8 Gen 3                                               |
| USB Ports                       | 8 USB 2.0 (4 USB 3.1)                    | 8 USB 2.0 (4 USB 3.1)                    | 8 USB 2.0 (4 USB 3.1)                                 | 8 USB 2.0 (4 USB 3.1)                                 |
| SATA (6 Gbps)                   | 4                                        | 4                                        | 4                                                     | 4                                                     |
| LVDS                            | Yes                                      | Yes                                      | Yes                                                   | Yes                                                   |
| DP++                            | Yes                                      | Yes                                      | Yes                                                   | Yes                                                   |
| Processor TDP (cTDP down)       | 25 W (N.A)                               | 25 W (N.A)                               | 25 W (N.A)                                            | 25 W (N.A)                                            |

| Part-No.                    | 049114                        |
|-----------------------------|-------------------------------|
| Processor                   | Intel® Celeron® G4932E        |
|                             | 1.9 GHz 2 Cores               |
| Intel® Smart Cache          | 2 MB                          |
| Max. Turbo Frequency        | N.A                           |
| Chipset                     | Intel® HM370                  |
| Processor Graphics          | Intel® UHD Graphics 610 (GT1) |
| GFX Base/Max. Dynamic Freq. | 350 MHz / 1.05 GHz            |
| DDR4 Memory                 | 2400 MT/s dual channel        |
| (ECC or Non-ECC)            | Non-ECC                       |
| PCIe Lanes                  | 8 Gen 3                       |
| USB Ports                   | 8 USB 2.0 (4 USB 3.1)         |
| SATA (6 Gbps)               | 4                             |
| LVDS                        | Yes                           |
| DP++                        | Yes                           |
| Processor TDP (cTDP down)   | 25 W (N.A)                    |



# 2 Specifications

## 2.1 Feature List

Table 3 Feature Summary

| Form Factor                  | Based on COM Express™ standard pinout Type 6 Rev. 3.0 (Basic size: 125 mm x 95 mm)                                                                                                                                                                                                  |                                                                                                                                 |  |  |  |  |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Processor                    | 8th Generation Intel® Core i7,i5,i3 and Xeon mobile processors                                                                                                                                                                                                                      |                                                                                                                                 |  |  |  |  |
| Memory                       | Two memory sockets (located on the top and bottom side of the conga-TS370). Supports  - SO-DIMM non-ECC <sup>1</sup> DDR4 modules  - Data rates up to 2666 MT/s  - Maximum 64 GB capacity (32 GB each)  NOTE: Only variants that feature the Intel CM246 chipset support ECC memory |                                                                                                                                 |  |  |  |  |
| Chipset                      | Mobile Intel® 300 Series Chipset QM370, HM370 and CM                                                                                                                                                                                                                                | //246 PCH                                                                                                                       |  |  |  |  |
| Audio                        | High definition audio interface with support for multiple                                                                                                                                                                                                                           | codecs                                                                                                                          |  |  |  |  |
| Ethernet                     | Gigabit Ethernet (Intel® i219-LM/V controller) with AMT <sup>2</sup>                                                                                                                                                                                                                | 12.0 support                                                                                                                    |  |  |  |  |
| Graphics Options             | - Up to three independent displays (see table 7 "D                                                                                                                                                                                                                                  | ardware accelerated video decode/encode/processing/transcode) isplay Combinations and Resolutions")                             |  |  |  |  |
|                              | 3x DP++ 1 PEG Gen 3 port (x16 lanes) 1x LVDS/eDP 1.4 1 VGA <sup>3</sup> Resolutions up to 4K @ 30 Hz                                                                                                                                                                                | <b>NOTE</b> : The conga-TS370 does not natively support TMDS. A DP++ to TMDS converter (e.g. PTN3360D) needs to be implemented. |  |  |  |  |
| Peripheral<br>Interfaces     | 8x USB 2.0 (4 USB 3.1) 4x SATA® 6 Gbps (with RAID 0/1/5/10 support) 8x PCI Express® Gen. 3 lanes 2x UART (16C550 compatible) GPIOs/SDIO                                                                                                                                             | LPC/eSPI <sup>4</sup> I <sup>2</sup> C (fast mode, multi-master) SMB SPI                                                        |  |  |  |  |
| BIOS                         | AMI Aptio® V UEFI 2.6 firmware 32 MB serial SPI flash with congatec Embedded BIOS features                                                                                                                                                                                          |                                                                                                                                 |  |  |  |  |
| Power<br>Management          | ACPI 4.0a compliant with battery support. S5e mode (see section 7.1.5 "Enhanced Soft-Off State") Deep Sx and Suspend to RAM (S3)                                                                                                                                                    |                                                                                                                                 |  |  |  |  |
| congatec Board<br>Controller | Multi-stage watchdog, non-volatile user data storage, manufacturing and board information, board statistics, hardware monitoring, fan control, I <sup>2</sup> C bus, power loss control                                                                                             |                                                                                                                                 |  |  |  |  |
| Security                     | Discrete SPI Trusted Platform Module (Infineon SLB9670                                                                                                                                                                                                                              | _VQ2.0); AES Instructions                                                                                                       |  |  |  |  |





- <sup>1.</sup> Only variants that feature the Intel CM246 support ECC memory
- <sup>2.</sup> Intel AMT support requires customized BIOS firmware
- 3. DDI3 supports only TMDS if VGA is enabled in the BIOS setup menu
- <sup>4.</sup> The conga-TS370 does not currently support eSPI interface

## 2.2 Supported Operating Systems

The conga-TS370 supports the following operating systems.

- Microsoft® Windows® 10
- Linux



- 1. The processor supports only 64-bit operating systems.
- 2. The CSM (Compatibility Support Module) is disabled in the BIOS setup menu by default because we recommend to operate the system in native UEFI mode.

#### 2.3 Mechanical Dimensions

- Length of 125 mm
- Width of 95 mm

The overall height (module, heatspreader and stack) is shown below





## 2.4 Supply Voltage Standard Power

• 12V DC ± 5%

The dynamic range shall not exceed the static range.



#### 2.4.1 Electrical Characteristics

Power supply pins on the module's connectors limit the amount of input power. The following table provides an overview of the limitations for pinout Type 6 (dual connector, 440 pins).

| <b>Power Rail</b> | Module Pin         | Nominal | Input     | Derated | Max. Input Ripple | Max. Module Input        | Assumed    | Max. Load |
|-------------------|--------------------|---------|-----------|---------|-------------------|--------------------------|------------|-----------|
|                   | Current Capability | Input   | Range     | Input   | (10 Hz to 20 MHz) | Power (w. derated input) | Conversion | Power     |
|                   | (Ampere)           | (Volts) | (Volts)   | (Volts) | (mV)              | (Watts)                  | Efficiency | (Watts)   |
| VCC_12V           | 12                 | 12      | 11.4-12.6 | 11.4    | +/- 100           | 137                      | 85%        | 116       |
| VCC_5V-SBY        | 2                  | 5       | 4.75-5.25 | 4.75    | +/- 50            | 9                        |            |           |
| VCC_RTC           | 0.5                | 3       | 2.5-3.3   |         | +/- 20            |                          |            |           |



#### 2.4.2 Rise Time

The input voltages shall rise from 10% of nominal to 90% of nominal at a minimum slope of 250 V/s. The smooth turn-on requires that, during the 10% to 90% portion of the rise time, the slope of the turn-on waveform must be positive.

## 2.5 Power Consumption

The power consumption values were measured with the following setup:

- conga-TS370 COM
- modified congatec carrier board
- conga-TS370 cooling solution
- Microsoft Windows 10 (64 bit)



The CPU was stressed to its maximum workload with the Intel® Thermal Analysis Tool

#### Table 4 Measurement Description

The power consumption values were recorded during the following system states:

| System State      | Description                                                                                                         | Comment                                                                                                                              |
|-------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| S0: Minimum value | Lowest frequency mode (LFM) with minimum core voltage during desktop idle                                           |                                                                                                                                      |
| S0: Maximum value | Highest frequency mode (HFM/Turbo Boost)                                                                            | The CPU was stressed to its maximum frequency                                                                                        |
| S0: Peak current  | Highest current spike during the measurement of "S0: Maximum value". This state shows the peak value during runtime | Consider this value when designing the system's power supply to ensure that sufficient power is supplied during worst case scenarios |
| S3                | COM is powered by VCC_5V_SBY                                                                                        |                                                                                                                                      |
| S5                | COM is powered by VCC_5V_SBY                                                                                        |                                                                                                                                      |
| S5e               | COM is powered by VCC_5V_SBY                                                                                        |                                                                                                                                      |



- 1. The fan and SATA drives were powered externally.
- 2. All other peripherals except the LCD monitor were disconnected before measurement.



#### Table 5 Power Consumption Values

The table below provides additional information about the conga-TS370 power consumption. The values are recorded at various operating mode.

| Part   | Memory   | H.W  | BIOS     | CPU                    |       |                       | Current (A) |         |          |      |      |       |
|--------|----------|------|----------|------------------------|-------|-----------------------|-------------|---------|----------|------|------|-------|
| No.    | Size     | Rev. | Rev.     | Variant                | Cores | Freq /Max Turbo (GHz) | S0: Min     | S0: Max | S0: Peak | S3   | S5   | S5e   |
| 049000 | 2 x 4 GB | A.0  | BQCOR110 | Intel® Core™ i7-8850H  | 6     | 2.6 / 4.3             | 0.46        | 7.02    | 9.67     | 0.11 | 0.09 | 0.001 |
| 049001 | 2 x 4 GB | A.0  | BQCOR110 | Intel® Core™ i5-8400H  | 4     | 2.5 / 4.2             | 0.38        | 6.50    | 7.87     | 0.11 | 0.09 | 0.001 |
| 049002 | 2 x 4 GB | A.0  | BQCOR110 | Intel® Xeon® E-2176M   | 6     | 2.7 / 4.4             | 0.42        | 7.23    | 9.59     | 0.13 | 0.08 | 0.001 |
| 049003 | 2 x 4 GB | A.1  | BQCOR110 | Intel® Core™ i3-8100H  | 4     | 3.0 / N.A             | 0.43        | 3.49    | 3.84     | 0.13 | 0.09 | 0.001 |
| 049100 | 2 x 4 GB | A.1  | BQCOR023 | Intel® Xeon® E-2276ME  | 6     | 2.8 / 4.5             | 0.25        | 8.44    | 10.31    | 0.09 | 0.06 | 0.001 |
| 049101 | 2 x 4 GB | A.1  | BQCOR023 | Intel® Xeon® E-2254ME  | 4     | 2.6 / 3.8             | 0.27        | 6.32    | 7.68     | 0.09 | 0.07 | 0.001 |
| 049102 | 2 x 4 GB | A.1  | BQCOR023 | Intel® Core™ i7-9850HE | 6     | 2.7 / 4.4             | 0.25        | 7.57    | 9.91     | 0.09 | 0.06 | 0.001 |
| 049104 | 2 x 4 GB | A.1  | BHCOR023 | Intel® Celeron® G4930E | 2     | 2.4 / N.A             | 0.27        | 1.25    | 1.48     | 0.09 | 0.06 | 0.001 |
| 049110 | 2 x 4 GB | A.1  | BQCOR023 | Intel® Xeon® E-2276ML  | 6     | 2.0 / 4.2             | 0.24        | 3.43    | 3.69     | 0.09 | 0.06 | 0.001 |
| 049111 | 2 x 4 GB | A.1  | BQCOR023 | Intel® Xeon® E-2254ML  | 4     | 1.7 / 3.5             | 0.25        | 3.45    | 4.02     | 0.09 | 0.07 | 0.001 |
| 049112 | 2 x 4 GB | A.1  | BQCOR012 | Intel® Core™ i7-9850HL | 6     | 1.9 / 4.1             | 0.28        | 3.48    | 3.87     | 0.09 | 0.06 | 0.001 |
| 049113 | 2 x 4 GB | A.1  | BQCOR110 | Intel® Core™ i3-9100HL | 4     | 1.6 / 2.9             | 0.20        | 2.36    | 2.40     | 0.13 | 0.13 | 0.001 |
| 049114 | 2 x 4 GB | A.1  | BHCOR023 | Intel® Celeron® G4932E | 2     | 1.9 / N.A             | 0.26        | 1.07    | 1.87     | 0.09 | 0.07 | 0.001 |



With fast input voltage rise time, the inrush current may exceed the measured peak current.

## 2.6 Supply Voltage Battery Power

Table 6 CMOS Battery Power Consumption

| RTC @ | Voltage | Current |
|-------|---------|---------|
| -10°C | 3V DC   | 1.62 μΑ |
| 20°C  | 3V DC   | 1.87 μΑ |
| 70°C  | 3V DC   | 3.80 μΑ |



- 1. Do not use the CMOS battery power consumption values listed above to calculate CMOS battery lifetime.
- 2. Measure the CMOS battery power consumption of your application in worst case conditions (for example, during high temperature and high battery voltage).

- 3. Consider the self-discharge of the battery when calculating the lifetime of the CMOS battery. For more information, refer to application note AN9\_RTC\_Battery\_Lifetime.pdf on congatec GmbH website at www.congatec.com/support/application-notes.
- 4. We recommend to always have a CMOS battery present when operating the conga-TS370.

## 2.7 Environmental Specifications

Temperature Operation: 0° to 60°C Storage: -20° to +80°C

Humidity Operation: 10% to 90% Storage: 5% to 95%



#### Caution

The above operating temperatures must be strictly adhered to at all times. When using a congatec heatspreader, the maximum operating temperature refers to any measurable spot on the heatspreader's surface.

Humidity specifications are for non-condensing conditions.



For long term storage of the conga-TS370 (more than six months), keep the conga-TS370 in a climate-controlled building at a constant temperature between 5°C and 40°C, with humidity of less than 65% and at an altitude of less than 3000 m. Also ensure the storage location is dry and well ventilated.

We do not recommend storing the conga-TS370 for more than five years under these conditions.



## 3 Block Diagram

### conga-TS370

### **COM Express Rev. 3.0, Basic Size, Type 6 Pinout**





## 4 Cooling Solutions

congatec GmbH offers the cooling solutions listed in table 7 for the conga-TS370. The dimensions of the cooling solutions are shown in the sub-sections. All measurements are in millimeters.

Table 7 Cooling Solution Variants

|   | Cooling Solution | Part No. | Description                                                                        |  |  |
|---|------------------|----------|------------------------------------------------------------------------------------|--|--|
| 1 | CSA              | 045930   | Active cooling solution with integrated heat pipes and 2.7 mm bore-hole standoffs  |  |  |
|   |                  | 045931   | Active cooling solution with integrated heat pipes and M2.5 mm threaded standoffs  |  |  |
| 2 | CSP              | 045932   | Passive cooling solution with integrated heat pipes and 2.7 mm bore-hole standoffs |  |  |
|   |                  | 045933   | Passive cooling solution with integrated heat pipes and M2.5 mm threaded standoffs |  |  |
| 3 | HSP              | 045934   | Heatspreader with integrated heat pipes and 2.7 mm bore-hole standoffs             |  |  |
|   |                  | 045935   | Heatspreader with integrated heat pipes and M2.5 mm threaded standoffs             |  |  |



- 1. We recommend a maximum torque of 0.4 Nm for carrier board mounting screws and 0.5 Nm for module mounting screws.
- 2. The gap pad material used on congatec heatspreaders may contain silicon oil that can seep out over time depending on the environmental conditions it is subjected to. For more information about this subject, contact your local congatec sales representative and request the gap pad material manufacturer's specification.
- 3. For optimal thermal dissipation, do not store the congatec cooling solutions for more than six months.



#### Caution

- 1. The congatec heatspreaders/cooling solutions are tested only within the commercial temperature range of 0° to 60°C. If your application that features a congatec heatspreader/cooling solution operates outside this temperature range, ensure the correct operating temperature of the module is maintained at all times. This may require additional cooling components for your final application's thermal solution.
- 2. For adequate heat dissipation, use the mounting holes on the cooling solution to attach it to the module. Apply thread-locking fluid on the screws if the cooling solution is used in a high shock and/or vibration environment. To prevent the standoff from stripping or cross-threading, use non-threaded carrier board standoffs to mount threaded cooling solutions.
- 3. For applications that require vertically-mounted cooling solution, use only coolers that secure the thermal stacks with fixing post. Without the fixing post feature, the thermal stacks may move.
- 4. Do not exceed the recommended maximum torque. Doing so may damage the module or the carrier board, or both.



## 4.1 CSA Dimensions









M2.5 x 13 mm threaded standoff for threaded version or ø2.7 x 13 mm non-threaded standoff for borehole version











## 4.2 CSP Dimensions









M2.5 x 13 mm threaded standoff for threaded version or ø2.7 x 13 mm non-threaded standoff for borehole version









## 4.3 HSP Dimensions

















## 4.4 Heatspreader Thermal Imagery

The conga-TS370 heatspreader solution features heat pipes. A heat pipe is a simple device that can quickly transfer heat from one point to another. They are often referred to as the "superconductors" of heat as they possess an extra ordinary heat transfer capacity and rate with almost no heat loss.

The thermal image below shows the heat composition on the heatspreader surface area. System designers must ensure that the system's cooling solution is designed to dissipate the heat from the hottest surface spots of the heatspreader.





## 5 Onboard Temperature Sensors

The conga-TS370 features one sensor on the top-side of the module and two sensors on the bottom-side of the module.

#### Top-Side (CPU Temperature):

The CPU temperature sensor (T00) is located in the CPU (U1). This sensor measures the CPU temperature and is defined in CGOS API as CGOS\_TEMP\_CPU.

The sensor location is shown below:





#### Bottom-Side (Environment temperature):

The conga-TS370 offers two board temperature sensors on the bottom-side of the module. These sensors measure the temperature of the module and are defined in CGOS API as CGOS\_TEMP\_BOARD and CGOS\_TEMP\_BOARD\_ALT respectively.

The sensor locations are shown below:





## **6** Connector Rows

The conga-TS370 is connected to the carrier board via two 220-pin connectors (COM Express Type 6 pinout). These connectors are broken down into four rows. The primary connector consists of rows A–B while the secondary connector consists of rows C–D.

### 6.1 Primary and Secondary Connector Rows

The following subsystems can be found on the primary and secondary connector rows.

### 6.1.1 PCI Express™

The conga-TS370 offers six PCIe lanes on the A–B connector and two PCIe lanes on the C–D connector. The lanes support:

- up to 8 GTps (Gen 3) speed
- an 8 x1 link configuration
- a 1 x4 + 2 x2 link, a 4 x2 link or a 2 x4 link via a special/customized BIOS firmware
- lane polarity inversion

### 6.1.2 PCI Express Graphics (PEG)

The conga-TS370 supports PCI Express Graphics (PEG) on the C–D connector. The PEG interface supports:

- PCI Express Specification 3.0, with up to 8.0 GTps
- up to three root ports
- 1 x16 link (default), 2 x8 links or 1 x8 + 2 x4 links
- graphics or non-graphics PCI Express devices
- lane reversal



The PEG lanes can not be linked together with the PCI Express lanes in section 6.1.1 "PCI Express™".



The possible link configurations are shown in the diagram below:



## 6.1.3 Display Interface

The conga-TS370 supports the following:

- up to three DP++
- single- or dual-channel LVDS
- VGA
- three independent displays

Table 8 shows the supported display combinations and resolutions.

Table 8 Display Combinations and Resolution

|          |           | Display 1                 |           | Display 2                 | Display 3 |                                    |  |
|----------|-----------|---------------------------|-----------|---------------------------|-----------|------------------------------------|--|
|          | Interface | Max. Resolution           | Interface | Max. Resolution           | Interface | Max. Resolution                    |  |
| Option 1 | DP or     | 4096x2304 @ 60 Hz, 24 bpp | DP or     | 4096x2304 @ 60 Hz, 24 bpp | DP or     | 4096x2304 @ 60 Hz, 24 bpp          |  |
|          | TMDS      | 4096x2160 @ 30 Hz, 24 bpp | TMDS      | 4096x2160 @ 30 Hz, 24 bpp | TMDS      | 4096x2160 @ 30 Hz, 24 bpp          |  |
| Option 2 | DP or     | 4096x2304 @ 60 Hz, 24 bpp | DP or     | 4096x2304 @ 60 Hz, 24 bpp | LVDS or   | 1920x1200 @ 60 Hz (dual LVDS mode) |  |
|          | TMDS      | 4096x2160 @ 30 Hz, 24 bpp | TMDS      | 4096x2160 @ 30 Hz, 24 bpp | eDP       | 4096x2304 @ 60 Hz, 24 bpp          |  |
| Option 3 | DP or     | 4096x2304 @ 60 Hz, 24 bpp | DP or     | 4096x2304 @ 60 Hz, 24 bpp | VGA       | 1920x1200 @ 60 Hz                  |  |
|          | TMDS      | 4096x2160 @ 30 Hz, 24 bpp | TMDS      | 4096x2160 @ 30 Hz, 24 bpp |           |                                    |  |
| Option 4 | DP or     | 4096x2304 @ 60 Hz, 24 bpp | VGA       | 1920x1200 @ 60 Hz         | LVDS or   | 1920x1200 @ 60 Hz (dual LVDS mode) |  |
|          | TMDS      | 4096x2160 @ 30 Hz, 24 bpp |           |                           | eDP       | 4096x2304 @ 60 Hz, 24 bpp          |  |



- 1. If VGA interface is enabled in the BIOS menu, the third DDI interface (DDI3) will support only TMDS.
- 2. To enable VGA, go to Advanced -> Graphics menu and change the Digital Display Interface 3 option.

#### 6.1.3.1 DisplayPort (DP)

The conga-TS370 offers three dual mode DP ports (DP++). These interfaces support:

- all mandatory features of the VESA DisplayPort Standard version 1.2, including MST for monitor daisy-chaining, stereoscopic 3D frame transport
- maximum bit rate of 5.4 Gbps
- High-bandwidth Digital Content Protection (HDCP 2.2)
- AC-3 Dolby Digital, Dolby Digital Plus, DTS-HD, LPCM, 192 kHz/24 bit, 8 channel, Dolby TrueHD, DTS-HD Master audio formats



Only two independent DP displays are supported if the VGA interface is enabled.

#### 6.1.3.2 LVDS/eDP

The conga-TS370 offers an LVDS/eDP interface. This interface is configured in the BIOS to support LVDS by default. For eDP support, go to Advanced -> Graphics -> Active LFP Configuration of the BIOS setup menu and select "eDP".

The LVDS <sup>1</sup> interface supports:

- single or dual channel LVDS (color depths of 18 bpp or 24 bpp)
- integrated flat panel interface with clock frequency up to 112 MHz
- VESA and OpenLDI LVDS color mappings
- automatic panel detection via Embedded Panel Interface based on VESA EDID™ 1.3
- resolution up to 1920x1200 in dual LVDS channel mode

The eDP <sup>1,2</sup> interface supports:

- eDP 1.4 specification
- Spread-Spectrum Clocking
- eDP display authentication



<sup>1.</sup> The LVDS/eDP interface does not support LVDS and eDP signals at the same time.



<sup>2.</sup> The eDP interface does not support HDCP

#### 6.1.3.3 VGA

The conga-TS370 offers a VGA interface via an eDP to VGA converter, connected to the two upper data lanes on the embedded DisplayPort. The VGA interface is disabled in the BIOS by default. To enable it, go to Advanced -> Graphics -> VGA Port of the BIOS setup menu.



If you enable VGA interface in the BIOS setup menu, the third DDI interface (DDI3) will support only TMDS.

#### 6.1.4 SATA<sup>TM</sup>

The conga-TS370 offers four SATA interfaces (SATA 0-3) on the A-B connector. The interfaces support:

- independent DMA operation
- data transfer rates up to 6.0 Gb/s
- Intel® Rapid Storage Technology, providing both AHCI mode using memory space and RAID 0/1/5/10 mode
- Hot-plug detect



The PCH SATA controller no longer supports IDE legacy mode using I/O space. Therefore, you need an AHCI driver.

#### 6.1.5 USB

The conga-TS370 offers eight USB 2.0 interfaces on the A-B connector and four SuperSpeed signals on the C–D connector. The xHCl host controller supports:

- USB 3.1 specification
- SuperSpeedPlus, SuperSpeed, High-Speed, Full-Speed and Low-Speed USB signaling
- data transfers of up to 10 Gbps for USB 3.1 Gen 2 port
- data transfers of up to 5 Gbps for USB 3.1 Gen 1 port
- supports USB debug port on all USB 3.1 capable ports



The USB ports are configured in the BIOS setup menu to operate by default in Gen 1 mode. Before you change the default setting to Gen 2, ensure the carrier board is designed for Gen 2 operation. For Gen 2 design considerations, contact congatec technical support center.



### 6.1.6 Gigabit Ethernet

The conga-TS370 offers a Gigabit Ethernet interface via an onboard Intel® i219-LM/V Phy, connected to the PCH . The interface supports full-duplex operation at 10/100/1000 Mbps and half-duplex operation at 10/100 Mbps.



- 1. The GBEO\_LINK# output is not active during a 10 Mb connection. It is only active during a 100 Mb or 1 Gb connection. This is a limitation of Ethernet Phy since it only has 3 LED outputs—ACT#, LINK100# and LINK1000#.
- 2. The GBE0\_LINK# signal is a logic AND of the GBE0\_LINK100# and GBE0\_LINK1000# signals on the conga-TS370 module.

### 6.1.7 High Definition Audio (HDA)

The conga-TS370 provides an HDA interface on the A–B connector.

#### 6.1.8 LPC Bus

The conga-TS370 offers the LPC (Low Pin Count) bus through the Intel® 300 Series PCH-H. For information about the decoded LPC addresses, see section 10.1.1 "LPC Bus".

#### 6.1.9 I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is implemented through the congatec Board Controller and accessed through the congatec CGOS driver and API. The controller provides a fast-mode multi-master I<sup>2</sup>C bus that has the maximum I<sup>2</sup>C bandwidth.

### 6.1.10 General Purpose Serial Interface

The conga-TS370 offers two standard 16C550 UARTs on the A–B connector via the congatec Board Controller. The interfaces support up to 115200 baud rate.



The UART interfaces do not support hardware handshake and flow control.



#### 6.1.11 GPIOs

The conga-TS370 offers General Purpose Input/Output signals on the A–B connector. The GPIO signals are controlled by the congatec Board controller.

#### 6.1.12 Power Control

#### PWR\_OK

Power OK from main power supply or carrier board voltage regulator circuitry. A high value indicates that the power is good and the module can start its onboard power sequencing.

Carrier board hardware must drive this signal low until all power rails and clocks are stable. Releasing PWR\_OK too early or not driving it low at all can cause numerous boot up problems. It is a good design practice to delay the PWR\_OK signal a little (typically 100ms) after all carrier board power rails are up, to ensure a stable system.

A sample screenshot is shown below:







The module is kept in reset as long as the PWR\_OK is driven by carrier board hardware.

The conga-TS370 PWR\_OK input circuitry is implemented as shown below:



The voltage divider ensures that the input complies with 3.3V CMOS characteristic and also makes it possible to use the module on carrier board designs that do not drive the PWR\_OK signal. Although the PWR\_OK input is not mandatory for the onboard power-up sequencing, it is strongly recommended that the carrier board hardware drives the signal low until it is safe to let the module boot-up.

When considering the above shown voltage divider circuitry and the transistor stage, the voltage measured at the PWR\_OK input pin may be only around 0.8V when the 12V is applied to the module. Actively driving PWR\_OK high is compliant to the COM Express specification but this can cause back driving. Therefore, congatec recommends driving the PWR\_OK low to keep the module in reset and tri-state PWR\_OK when the carrier board hardware is ready to boot.

The three typical usage scenarios for a carrier board design are:

- Connect PWR\_OK to the "power good" signal of an ATX type power supply.
- Connect PWR\_OK to the last voltage regulator in the chain on the carrier board.
- Simply pull PWR\_OK with a 1k resistor to the carrier board 3.3V power rail.

With this solution, you must ensure that by the time the 3.3V is up, all carrier board hardware is fully powered and all clocks are stable.



The conga-TS370 supports the controlling of ATX-style power supplies. If you do not use an ATX power supply, do not connect the conga-TS370 pins SUS\_S3/PS\_ON, 5V\_SB, and PWRBTN#.

#### SUS S3#/PS ON#

The SUS\_S3#/PS\_ON# (pin A15 on the A-B connector) signal is an active-low output that can be used to turn on the main outputs of an ATX-style power supply. To accomplish this the signal must be inverted with an inverter/transistor that is supplied by standby voltage and is located on the carrier board.

#### **PWRBTN#**

When using ATX-style power supplies, PWRBTN# (pin B12 on the A-B connector) is used to connect to a momentary-contact, active-low debounced push-button input while the other terminal on the push-button must be connected to ground. This signal is internally pulled up to 3V\_SB using a 10k resistor. When PWRBTN# is asserted it indicates that an operator wants to turn the power on or off. The response to this signal from the system may vary as a result of modifications made in BIOS settings or by system software.

## Power Supply Implementation Guidelines

The 12V input power is the sole operational power source for the conga-TS370. Other required voltages are generated internally on the module using onboard voltage regulators.



When designing a power supply for a conga-TS370 application, be aware that the system may malfunction when a 12V power supply that produces non-monotonic voltage is used to power the system up. Though this problem is rare, it has been observed in some mobile power supply applications.

This problem occurs because some internal circuits on the module (e.g. clock-generator chips) generate their own reset signals when the supply voltage exceeds a certain voltage threshold. A voltage dip after passing this threshold may lead to these circuits becoming confused, thereby resulting in a malfunction.

To ensure this problem does not occur, observe the power supply rise waveform through an oscilloscope, during the power supply qualication phase. This will help to determine if the rise is indeed monotonic and does not have any dips. For more information, see the "Power Supply Design Guide for Desktop Platform Form Factors" document at www.intel.com.



## 6.1.13 Power Management

#### **ACPI**

The conga-TS370 supports Advanced Configuration and Power Interface (ACPI) specification, revision 4.0a. It also supports Suspend to RAM (S3). For more information, see section 8.5 "ACPI Suspend Modes and Resume Events".

#### **DEEP Sx**

The Deep Sx is a lower power state employed to minimize the power consumption while in S3/S4/S5. In the Deep Sx state, the system entry condition determines if the system context is maintained or not. All power is shut off except for minimal logic which supports limited set of wake events for Deep Sx. The Deep Sx on resumption, puts system back into the state it is entered from. In other words, if Deep Sx state was entered from S3 state, then the resume path will place system back into S3.

#### **S5e Power State**

The conga-TS370 features a congatec proprietary Enhanced Soft-Off power state. See section 7.1.5 "Enhanced Soft-Off State" for more information.

# 7 Additional Features

## 7.1 congatec Board Controller (cBC)

The conga-TS370 is equipped with Microchip microcontroller. This onboard microcontroller plays an important role for most of the congatec embedded/industrial PC features. It fully isolates some of the embedded features such as system monitoring or the I<sup>2</sup>C bus from the x86 core architecture, which results in higher embedded feature performance and more reliability, even when the x86 processor is in a low power mode. It also ensures that the congatec embedded feature set is fully compatible amongst all congatec modules.

The board controller supports the following features:

- Board information
- Watchdog
- Power loss control
- General Purpose Input/Output (see section 6.1.11 "GPIOs")
- I<sup>2</sup>C bus (see section 6.1.9 "I<sup>2</sup>C Bus")
- UART (see section 6.1.10 "General Purpose Serial Interface")
- Fan control
- Enhanced soft-off state (S5e)

### 7.1.1 Board Information

The cBC provides a rich data-set of manufacturing and board information such as serial number, EAN number, hardware and firmware revisions, and so on. It also keeps track of dynamically changing data like runtime meter and boot counter.

## 7.1.2 Watchdog

The conga-TS370 is equipped with a multi stage watchdog solution that is triggered by software. For more information about the Watchdog feature, see the application note AN3\_Watchdog.pdf on the congatec GmbH website at www.congatec.com.



The conga-TS370 module does not support the watchdog NMI mode.



### 7.1.3 Power Loss Control

The cBC provides the power loss control feature. The power loss control feature determines the behaviour of the system after an AC power loss occurs. This feature applies to systems with ATX-style power supplies which support standby power rail.

The term "power loss" implies that all power sources, including the standby power are lost (G3 state). Once power loss (transition to G3) or shutdown (transition to S5) occurs, the board controller continuously monitors the standby power rail. If the standby voltage remains stable for 30 seconds, the cBC assumes the system was switched off properly. If the standby voltage is no longer detected within 30 seconds, the module considers this an AC power loss condition.

The power loss control feature has three different modes that define how the system responds when standby power is restored after a power loss occurs. The modes are:

- Turn On: The system is turned on after a power loss condition
- Remain Off: The system is kept off after a power loss condition
- Last State: The board controller restores the last state of the system before the power loss condition



- 1. If a power loss condition occurs within 30 seconds after a regular shutdown, the cBC may incorrectly set the last state to "ON".
- 2. The settings for power loss control have no effect on systems with AT-style power supplies which do not support standby power rail.
- 3. The 30 seconds monitoring cycle applies only to the "Last State" power loss control mode.

### 7.1.4 Fan Control

The conga-TS370 has additional signals and functions to further improve system management. One of these signals is FAN\_PWMOUT, an output signal that allows system fan control using a PWM (Pulse Width Modulation) output. Additionally, there is an input signal called FAN\_TACHOIN that provides the ability to monitor the system's fan RPMs (revolutions per minute). This signal must receive two pulses per revolution in order to produce an accurate reading. For this reason, a two pulse per revolution fan or similar hardware solution is recommended.



- 1. A four wire fan must be used to generate the correct speed readout.
- 2. For the correct fan control (FAN\_PWMOUT, FAN\_TACHIN) implementation, see the COM Express Design Guide.



### 7.1.5 Enhanced Soft-Off State

The conga-TS370 supports an enhanced Soft-Off state (S5e)—a congatec proprietary low-power Soft-Off state. In this state, the CPU module switches off almost all the onboard logic in order to reduce the power consumption to absolute minimum (between 0.05 mA and 0.09 mA).

The S5e supports power button, sleep button and SMBALERT# wake events. Refer to congatec application note AN36\_S5e\_Implementation.pdf for detailed description of the S5e state.

### 7.2 OEM BIOS Customization

The conga-TS370 is equipped with congatec Embedded BIOS, which is based on American Megatrends Inc. Aptio UEFI firmware. The congatec Embedded BIOS allows system designers to modify the BIOS. For more information about customizing the congatec Embedded BIOS, refer to the congatec System Utility user's guide CGUTLm1x.pdf on the congatec website at www.congatec.com or contact technical support.

The customization features supported are described below:

### 7.2.1 OEM Default Settings

This feature allows system designers to create and store their own BIOS default configuration. Customized BIOS development by congatec for OEM default settings is no longer necessary because customers can easily perform this configuration by themselves using the congatec system utility CGUTIL. See congatec application note AN8\_Create\_OEM\_Default\_Map.pdf on the congatec website for details on how to add OEM default settings to the congatec Embedded BIOS.

### 7.2.2 OEM Boot Logo

This feature allows system designers to replace the standard text output displayed during POST with their own BIOS boot logo. Customized BIOS development by congatec for OEM Boot Logo is no longer necessary because customers can easily perform this configuration by themselves using the congatec system utility CGUTIL. See congatec application note AN8\_Create\_And\_Add\_Bootlogo.pdf on the congatec website for details on how to add OEM boot logo to the congatec Embedded BIOS.

## 7.2.3 OEM POST Logo

This feature allows system designers to replace the congatec POST logo displayed in the upper left corner of the screen during BIOS POST with their own BIOS POST logo. Use the congatec system utility CGUTIL 1.5.4 or later to replace/add the OEM POST logo.



### 7.2.4 OEM BIOS Code/Data

With the congatec embedded BIOS it is possible for system designers to add their own code to the BIOS POST process. The congatec Embedded BIOS first calls the OEM code before handing over control to the OS loader.

Except for custom specific code, this feature can also be used to support verb tables for HDA codecs, PCI/PCIe OpROMs, bootloaders, rare graphic modes and Super I/O controller initialization.



The OEM BIOS code of the new UEFI based firmware is only called when the CSM (Compatibility Support Module) is enabled in the BIOS setup menu. Contact congatec technical support for more information on how to add OEM code.

### 7.2.5 OEM DXE Driver

This feature allows designers to add their own UEFI DXE driver to the congatec embedded BIOS. Contact congatec technical support for more information on how to add an OEM DXE driver.

# 7.3 congatec Battery Management Interface

To facilitate the development of battery powered mobile systems based on embedded modules, congatec GmbH defined an interface for the exchange of data between a CPU module (using an ACPI operating system) and a Smart Battery system. A system developed according to the congatec Battery Management Interface Specification can provide the battery management functions supported by an ACPI capable operating system (for example, charge state of the battery, information about the battery, alarms/events for certain battery states and so on) without the need for additional modifications to the system BIOS.

In addition to the ACPI-Compliant Control Method Battery mentioned above, the latest versions of the conga-TS370 BIOS and board controller firmware also support LTC1760 battery manager from Linear Technology and a battery only solution (no charger). All three battery solutions are supported on the I2C bus and the SMBus. This gives the system designer more flexibility when choosing the appropriate battery sub-system.

For more information about the supported Battery Management Interface, contact your local sales representative.



## 7.4 API Support (CGOS)

In order to benefit from the above mentioned non-industry standard feature set, congatec provides an API that allows application software developers to easily integrate all these features into their code. The CGOS API (congatec Operating System Application Programming Interface) is the congatec proprietary API that is available for all commonly used Operating Systems such as Win32, Win64, Win CE, Linux.

The architecture of the CGOS API driver provides the ability to write application software that runs unmodified on all congatec CPU modules. All the hardware related code is contained within the congatec embedded BIOS on the module. See section 1.1 of the CGOS API software developers guide, available on the congatec website.

## 7.5 Security Features

The conga-TC370 offers a discrete SPI TPM 2.0 (Infineon SLB9670VQ2.0) by default. To use the discrete TPM, ensure that the firmware-based TPM is disabled in the BIOS setup menu via the Advanced -> Platform Trust Technology -> fTPM. Save the changes and exit to complete the system configuration changes

## 7.6 Suspend to Ram

The Suspend to RAM feature is available on the conga-TS370.



# 8 conga Tech Notes

The conga-TS370 has some technological features that require additional explanation. The following section will give the reader a better understanding of some of these features.

## 8.1 Adaptive Thermal Monitor and Catastrophic Thermal Protection

Intel® Xeon, Core™ i7/i5/i3 and Celeron® processors have a thermal monitor feature that helps to control the processor temperature. The integrated TCC (Thermal Control Circuit) activates if the processor silicon reaches its maximum operating temperature. The activation temperature that the Intel® Thermal Monitor uses to activate the TCC can be slightly modified via TCC Activation Offset in BIOS setup submenu "CPU submenu".

The Adaptive Thermal Monitor controls the processor temperature using two methods:

- Adjusting the processor's operating frequency and core voltage (EIST transitions)
- Modulating (start/stop) the processor's internal clocks at a duty cycle of 25% on and 75% off

When activated, the TCC causes both processor core and graphics core to reduce frequency and voltage adaptively. The Adaptive Thermal Monitor will remain active as long as the package temperature remains at its specified limit. Therefore, the Adaptive Thermal Monitor will continue to reduce the package frequency and voltage until the TCC is de-activated. Clock modulation is activated if frequency and voltage adjustments are insufficient. Additional hardware, software driver, or operating system support is not required.

Intel®'s Core™ i7/i5/i3 and Celeron® processors use the THERMTRIP# signal to shut down the system if the processor's silicon reaches a temperature of approximately 125°C. The THERMTRIP# signal activation is completely independent from processor activity and therefore does not produce any bus cycles.

# Note

- 1. For THERMTRIP# to switch off the system automatically, use an ATX style power supply
- 2. The maximum operating temperature for Intel® Xeon, Core™ i7/i5/i3 and Celeron® processors is 100°C
- 3. To ensure that the TCC is active for only short periods of time, thus reducing the impact on processor performance to a minimum, it is necessary to have a properly designed thermal solution. The Intel® Xeon, Core™ i7/i5/i3 and Celeron® processor's respective datasheet can provide you with more information about this subject.



### 8.2 Processor Performance Control

## 8.2.1 Intel® SpeedStep® Technology (EIST)

Intel® processors found on the conga-TS370 run at different voltage/frequency states (performance states), which is referred to as Enhanced Intel® SpeedStep® Technology (EIST). Operating systems that support performance control take advantage of microprocessors that use several different performance states in order to efficiently operate the processor when it is not being fully used.

The operating system will determine the necessary performance state that the processor should run at so that the optimal balance between performance and power consumption can be achieved during runtime. The Windows family of operating systems links its processor performance control policy to the power scheme setting. You must ensure that the power scheme setting you choose has the ability to support Enhanced Intel® SpeedStep® technology.

The 8th Generation Intel® Core™ processor family supports Intel Speed Shift, a new and energy efficient method for frequency control. This feature is also referred to as Hardware-controlled Performance States (HWP). It is a hardware implementation of the ACPI defined Collaborative Processor Performance Control (CPPC2) and is supported by newer operating systems (Win 8.1 or newer).

With this feature enabled, the processor autonomously selects performance states based on workload demand and thermal limits while also considering information provided by the OS e.g., the performance limits and workload history.

### 8.2.2 Intel<sup>®</sup> Turbo Boost Technology

Intel® Turbo Boost Technology allows processor cores to run faster than the base operating frequency if it is operating below power, current, and temperature specification limits. Intel® Turbo Boost Technology is activated when the Operating System (OS) requests the highest processor performance state.

The maximum frequency of Intel® Turbo Boost Technology depends on the number of active cores. The amount of time the processor spends in the Intel Turbo Boost 2 Technology state depends on the workload and operating environment.

Any of the following can set the upper limit of Intel® Turbo Boost Technology on a given workload:

- Number of active cores
- Estimated current consumption
- Estimated power consumption
- Processor temperature



When the processor is operating below these limits and the user's workload demands additional performance, the processor frequency dynamically increases by 100 MHz on short and regular intervals until the upper limit is met or the maximum possible upside for the number of active cores is reached.

For more information about Intel® Turbo Boost 2 Technology visit the Intel® website.



- 1. Only conga-TS370 variants that feature the Core™ i7 and i5 processors support Intel® Turbo Boost 2 Technology. Refer to section 2.5 "Power Consumption" for information about the maximum turbo frequency available for each variant of the conga-TS370
- 2. For real-time sensitive applications, disable EIST and Turbo Mode in the BIOS setup to ensure a more deterministic performance.

## 8.3 Intel® Virtualization Technology

Intel® Virtualization Technology (Intel® VT) makes a single system appear as multiple independent systems to software. With this technology, multiple, independent operating systems can run simultaneously on a single system. The technology components support virtualization of platforms based on Intel architecture microprocessors and chipsets. Intel® Virtualization Technology for IA-32, Intel® 64 and Intel® Architecture (Intel® VT-x) added hardware support in the processor to improve the virtualization performance and robustness.

RTS Real-Time Hypervisor supports Intel VT and is verified on all current congatec x86 hardware.



congatec supports RTS Hypervisor.

## 8.4 Thermal Management

ACPI is responsible for allowing the operating system to play an important part in the system's thermal management. This results in the operating system having the ability to implement cooling decisions according to the demands of the application.

The conga-TS370 offers hardware-based support for passive and active cooling. Passive cooling is implemented in the Intel CPU via the Thermal Control Circuit (TCC) Activation Offset setting in the CPU configuration setup sub-menu. The TCC in the processor is activated at 100°C by default but can be lowered by the Activation Offset—for example, an activation offset of "10" will activate TCC at 90°C. ACPI OS support is not required. See section 8.1 "Adaptive Thermal Monitor and Catastrophic Thermal Protection" for more information.

The congatec board controller supports active cooling solution. The board controller controls the fan's speed based on the temperature readings of the CPU. This feature does not require ACPI OS support. The only software-controlled thermal trip point on conga-TS370 is the Critical Trip Point.



The active or passive cooling policy should ensure that the CPU temperature does not reach this trip point. However, if the critical trip point is reached, the OS will shut down properly in order to prevent damage to the system.

Use the "critical trip point" setup node in the BIOS setup menu to determine the temperature threshold at which the system shuts down.



The Automatic Critical Trip Point BIOS setting shuts down the system at 5°C above the maximum specified temperature of the processor

# 8.5 ACPI Suspend Modes and Resume Events

The conga-TS370 BIOS supports S3 (Suspend to RAM), S4 (Suspend to Disk) and S5 (Soft-Off).

#### Table 9 Wake Events

The table below lists the events that wake the system from S3.

| Wake Event                  | Conditions/Remarks                                                                                                                    |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Power Button                | Wakes unconditionally from S3-S5.                                                                                                     |
| Onboard LAN Event           | Device driver must be configured for Wake On LAN support.                                                                             |
| SMBALERT#                   | Wakes unconditionally from S3-S5.                                                                                                     |
| PCI Express WAKE#           | Wakes unconditionally from S3-S5.                                                                                                     |
| WAKE#                       | Wakes unconditionally from S3.                                                                                                        |
| PME#                        | Activate the wake up capabilities of a PCI device using Windows Device Manager configuration options for this device OR set Resume On |
|                             | PME# to Enabled in the Power setup menu.                                                                                              |
| USB Mouse/Keyboard Event    | When Standby mode is set to S3, USB hardware must be powered by standby power source.                                                 |
|                             | Set USB Device Wakeup from S3/S4 to ENABLED in the ACPI setup menu (if setup node is available in BIOS setup program).                |
|                             | In Device Manager look for the keyboard/mouse devices. Go to the Power Management tab and check 'Allow this device to bring the       |
|                             | computer out of standby'.                                                                                                             |
| RTC Alarm                   | Activate and configure Resume On RTC Alarm in the Power setup menu. Only available in S5.                                             |
| Watchdog Power Button Event | Wakes unconditionally from S3-S5.                                                                                                     |



# 9 Signal Descriptions and Pinout Tables

The following section describes the signals found on COM Express™ Type 6 connectors used for congatec GmbH modules. The pinout of the modules complies with COM Express Type 6, rev. 3.0.

The table below describes the terminology used in this section. The PU/PD column indicates if a pull-up or pull-down resistor has been used. If the field entry area in this column for the signal is empty, then no pull-up or pull-down resistor has been implemented by congatec. The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level.



The Signal Description tables do not list internal pull-ups or pull-downs implemented by the chip vendors, only pull-ups or pull-downs implemented by congatec are listed. For information about the internal pull-ups or pull-downs implemented by the chip vendors, refer to the respective chip's datasheet.

Table 10 Signal Tables Terminology Descriptions

| Term       | Description                                                                                                                                                |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PU         | congatec implemented pull-up resistor                                                                                                                      |
| PD         | congatec implemented pull-down resistor                                                                                                                    |
| I/O 3.3V   | Bi-directional signal 3.3 V tolerant                                                                                                                       |
| I/O 5V     | Bi-directional signal 5 V tolerant                                                                                                                         |
| I 3.3V     | Input 3.3 V tolerant                                                                                                                                       |
| I 5V       | Input 5 V tolerant                                                                                                                                         |
| I/O 3.3VSB | Input or output 3.3 V tolerant active in standby state                                                                                                     |
| O 3.3V     | Output 3.3 V signal level                                                                                                                                  |
| O 5V       | Output 5 V signal level                                                                                                                                    |
| OD         | Open drain output                                                                                                                                          |
| P          | Power input/output                                                                                                                                         |
| DDC        | Display Data Channel                                                                                                                                       |
| PCIE       | PCI Express compatible differential signal. In compliance with PCI Express specification                                                                   |
| PEG        | PCI Express Graphics                                                                                                                                       |
| SATA       | In compliance with Serial ATA specification revision 2.6 and 3.0                                                                                           |
| LVDS       | Low Voltage Differential Signal - 330 mV nominal,; 450 mV maximum differential signal                                                                      |
| REF        | Reference voltage output. May be sourced from a module power plane                                                                                         |
| PDS        | Pull-down strap. A module output pin that is either tied to GND or is not connected. Used to signal module capabilities (pinout type) to the carrier board |



# 9.1 Connector Signal Descriptions

Table 11 Connector A-B Pinout

| Pin | Row A                   | Pin | Row B                  | Pin             | Row A                  | Pin | Row B                    |
|-----|-------------------------|-----|------------------------|-----------------|------------------------|-----|--------------------------|
| A1  | GND (FIXED)             | B1  | GND (FIXED)            | A56 PCIE_TX4- B |                        | B56 | PCIE_RX4-                |
| A2  | GBE0_MDI3-              | B2  | GBE0_ACT#              | A57             | GND                    | B57 | GPO2                     |
| А3  | GBE0_MDI3+              | В3  | LPC_FRAME#/ESPI_CS0#   | A58             | PCIE_TX3+              | B58 | PCIE_RX3+                |
| A4  | GBE0_LINK100#           | B4  | LPC_AD0/ESPI_IO_0      | A59             | PCIE_TX3-              | B59 | PCIE_RX3-                |
| A5  | GBE0_LINK1000#          | B5  | LPC_AD1/ESPI_IO_1      | A60             | GND (FIXED)            | B60 | GND (FIXED)              |
| A6  | GBE0_MDI2-              | В6  | LPC_AD2/ESPI_IO_2      | A61             | PCIE_TX2+              | B61 | PCIE_RX2+                |
| A7  | GBE0_MDI2+              | В7  | LPC_AD3/ESPI_IO_3      | A62             | PCIE_TX2-              | B62 | PCIE_RX2-                |
| A8  | GBE0_LINK#              | В8  | LPC_DRQ0#/ESPI_ALERT0# | A63             | GPI1                   | B63 | GPO3                     |
| Α9  | GBE0_MDI1-              | В9  | LPC_DRQ1#/ESPI_ALERT1# | A64             | PCIE_TX1+              | B64 | PCIE_RX1+                |
| A10 | GBE0_MDI1+              | B10 | LPC_CLK/ESPI_CK        | A65             | PCIE_TX1-              | B65 | PCIE_RX1-                |
| A11 | GND (FIXED)             | B11 | GND (FIXED)            | A66             | GND                    | B66 | WAKE0#                   |
| A12 | GBE0_MDI0-              | B12 | PWRBTN#                | A67             | GPI2                   | B67 | WAKE1#                   |
| A13 | GBE0_MDI0+              | B13 | SMB_CK                 | A68             | PCIE_TX0+              | B68 | PCIE_RX0+                |
| A14 | GBE0_CTREF <sup>1</sup> | B14 | SMB_DAT                | A69             | PCIE_TX0-              | B69 | PCIE_RX0-                |
| A15 | SUS_S3#                 | B15 | SMB_ALERT#             | A70             | GND (FIXED)            | B70 | GND (FIXED)              |
| A16 | SATA0_TX+               | B16 | SATA1_TX+              | A71             | eDP_TX2+/LVDS_A0+      | B71 | LVDS_B0+                 |
| A17 | SATA0_TX-               | B17 | SATA1_TX-              | A72             | eDP_TX2-/LVDS_A0-      | B72 | LVDS_B0-                 |
| A18 | SUS_S4#                 | B18 | SUS_STAT#/ESPI_RESET#  | A73             | eDP_TX1+/LVDS_A1+      | B73 | LVDS_B1+                 |
| A19 | SATA0_RX+               | B19 | SATA1_RX+              | A74             | eDP_TX1-/LVDS_A1-      | B74 | LVDS_B1-                 |
| A20 | SATA0_RX-               | B20 | SATA1_RX-              | A75             | eDP_TX0+/LVDS_A2+      | B75 | LVDS_B2+                 |
| A21 | GND (FIXED)             | B21 | GND (FIXED)            | A76             | eDP_TX0-/LVDS_A2-      | B76 | LVDS_B2-                 |
| A22 | SATA2_TX+               | B22 | SATA3_TX+              | A77             | eDP_VDD_EN/LVDS_VDD_EN | B77 | LVDS_B3+                 |
| A23 | SATA2_TX-               | B23 | SATA3_TX-              | A78             | LVDS_A3+               | B78 | LVDS_B3-                 |
| A24 | SUS_S5#                 | B24 | PWR_OK                 | A79             | LVDS_A3-               | B79 | eDP_BKLT_EN/LVDS_BKLT_EN |
| A25 | SATA2_RX+               | B25 | SATA3_RX+              | A80             | GND (FIXED)            | B80 | GND (FIXED)              |
| A26 | SATA2_RX-               | B26 | SATA3_RX-              | A81             | eDP_TX3+/LVDS_A_CK+    | B81 | LVDS_B_CK+               |
| A27 | BATLOW#                 | B27 | WDT                    | A82             | eDP_TX3-/LVDS_A_CK-    | B82 | LVDS_B_CK-               |
| A28 | (S)ATA_ACT#             | B28 | HDA_SDIN2 <sup>1</sup> | A83             | eDP_AUX+/LVDS_I2C_CK   | B83 | eDP/LVDS_BKLT_CTRL       |
| A29 | HDA_SYNC                | B29 | HDA_SDIN1              | A84             | eDP_AUX-/LVDS_I2C_DAT  | B84 | VCC_5V_SBY               |
| A30 | HDA_RST#                | B30 | HDA_SDIN0              | A85             | GPI3                   | B85 | VCC_5V_SBY               |



| Pin | Row A                    | Pin | Row B                        | Pin  | Row A                 | Pin  | Row B                   |
|-----|--------------------------|-----|------------------------------|------|-----------------------|------|-------------------------|
| A31 | GND (FIXED)              | B31 | GND (FIXED)                  | A86  | RSVD <sup>1</sup>     | B86  | VCC_5V_SBY              |
| A32 | HDA_BITCLK               | B32 | SPKR <sup>3</sup>            | A87  | eDP_HPD               | B87  | VCC_5V_SBY              |
| A33 | HDA_SDOUT <sup>3</sup>   | B33 | I2C_CK                       | A88  | PCIE_CLK_REF+         | B88  | BIOS_DIS1# <sup>3</sup> |
| A34 | BIOS_DIS0# ³/ESPI_SAFS   | B34 | I2C_DAT                      | A89  | PCIE_CLK_REF-         | B89  | VGA_RED                 |
| A35 | THRMTRIP#                | B35 | THRM#                        | A90  | GND (FIXED)           | B90  | GND (FIXED)             |
| A36 | USB6-                    | B36 | USB7-                        | A91  | SPI_POWER             | B91  | VGA_GRN                 |
| A37 | USB6+                    | B37 | USB7+                        | A92  | SPI_MISO <sup>3</sup> | B92  | VGA_BLU                 |
| A38 | USB_6_7_OC# <sup>3</sup> | B38 | USB_4_5_OC# <sup>3</sup>     | A93  | GPO0                  | B93  | VGA_HSYNC               |
| A39 | USB4-                    | B39 | USB5-                        | A94  | SPI_CLK               | B94  | VGA_VSYNC               |
| A40 | USB4+                    | B40 | USB5+                        | A95  | SPI_MOSI <sup>3</sup> | B95  | VGA_I2C_CK              |
| A41 | GND (FIXED)              | B41 | GND (FIXED)                  | A96  | TPM_PP                | B96  | VGA_I2C_DAT             |
| A42 | USB2-                    | B42 | USB3-                        | A97  | TYPE10# 1             | B97  | SPI_CS#                 |
| A43 | USB2+                    | B43 | USB3+                        | A98  | SERO_TX               | B98  | RSVD <sup>1</sup>       |
| A44 | USB_2_3_OC# <sup>3</sup> | B44 | USB_0_1_OC# <sup>3</sup>     | A99  | SERO_RX               | B99  | RSVD <sup>1</sup>       |
| A45 | USB0-                    | B45 | USB1-                        | A100 | GND (FIXED)           | B100 | GND (FIXED)             |
| A46 | USB0+                    | B46 | USB1+                        | A101 | SER1_TX               | B101 | FAN_PWMOUT              |
| A47 | VCC_RTC                  | B47 | ESPI_EN# <sup>3</sup>        | A102 | SER1_RX               | B102 | FAN_TACHIN              |
| A48 | RSVD <sup>1</sup>        | B48 | USB0_HOST_PRSNT <sup>2</sup> | A103 | LID#                  | B103 | SLEEP#                  |
| A49 | GBE0_SDP <sup>1</sup>    | B49 | SYS_RESET#                   | A104 | VCC_12V               | B104 | VCC_12V                 |
| A50 | LPC_SERIRQ/ESPI_CS1#     | B50 | CB_RESET#                    | A105 | VCC_12V               | B105 | VCC_12V                 |
| A51 | GND (FIXED)              | B51 | GND (FIXED)                  | A106 | VCC_12V               | B106 | VCC_12V                 |
| A52 | PCIE_TX5+                | B52 | PCIE_RX5+                    | A107 | VCC_12V               | B107 | VCC_12V                 |
| A53 | PCIE_TX5-                | B53 | PCIE_RX5-                    | A108 | VCC_12V               | B108 | VCC_12V                 |
| A54 | GPI0                     | B54 | GPO1                         | A109 | VCC_12V               | B109 | VCC_12V                 |
| A55 | PCIE_TX4+                | B55 | PCIE_RX4+                    | A110 | GND (FIXED)           | B110 | GND (FIXED)             |



- <sup>1.</sup> Not connected
- 2. Not supported
- <sup>3.</sup> Bootstrap signals



Table 12 Connector C-D Pinout

| Pin | Row C             | Pin | Row D                | Pin | Row C                       | Pin | Row D               |
|-----|-------------------|-----|----------------------|-----|-----------------------------|-----|---------------------|
| C1  | GND (FIXED)       | D1  | GND (FIXED)          | C56 | PEG_RX1-                    | D56 | PEG_TX1-            |
| C2  | GND               | D2  | GND                  | C57 | TYPE1# <sup>1</sup>         | D57 | TYPE2# <sup>1</sup> |
| C3  | USB_SSRX0-        | D3  | USB_SSTX0-           | C58 | PEG_RX2+                    | D58 | PEG_TX2+            |
| C4  | USB_SSRX0+        | D4  | USB_SSTX0+           | C59 | PEG_RX2-                    | D59 | PEG_TX2-            |
| C5  | GND               | D5  | GND                  | C60 | GND (FIXED)                 | D60 | GND (FIXED)         |
| C6  | USB_SSRX1-        | D6  | USB_SSTX1-           | C61 | PEG_RX3+                    | D61 | PEG_TX3+            |
| C7  | USB_SSRX1+        | D7  | USB_SSTX1+           | C62 | PEG_RX3-                    | D62 | PEG_TX3-            |
| C8  | GND               | D8  | GND                  | C63 | RSVD <sup>1</sup>           | D63 | RSVD <sup>1</sup>   |
| C9  | USB_SSRX2-        | D9  | USB_SSTX2-           | C64 | RSVD                        | D64 | RSVD <sup>1</sup>   |
| C10 | USB_SSRX2+        | D10 | USB_SSTX2+           | C65 | PEG_RX4+                    | D65 | PEG_TX4+            |
| C11 | GND (FIXED)       | D11 | GND (FIXED)          | C66 | PEG_RX4-                    | D66 | PEG_TX4-            |
| C12 | USB_SSRX3-        | D12 | USB_SSTX3-           | C67 | RAPID_SHUTDOWN <sup>2</sup> | D67 | GND                 |
| C13 | USB_SSRX3+        | D13 | USB_SSTX3+           | C68 | PEG_RX5+                    | D68 | PEG_TX5+            |
| C14 | GND               | D14 | GND                  | C69 | PEG_RX5-                    | D69 | PEG_TX5-            |
| C15 | DDI1_PAIR6+ 1     | D15 | DDI1_CTRLCLK_AUX+    | C70 | GND (FIXED)                 | D70 | GND (FIXED)         |
| C16 | DDI1_PAIR6- 1     | D16 | DDI1_CTRLDATA_AUX- 3 | C71 | PEG_RX6+                    | D71 | PEG_TX6+            |
| C17 | RSVD <sup>1</sup> | D17 | RSVD <sup>1</sup>    | C72 | PEG_RX6-                    | D72 | PEG_TX6-            |
| C18 | RSVD <sup>1</sup> | D18 | RSVD <sup>1</sup>    | C73 | GND                         | D73 | GND                 |
| C19 | PCIE_RX6+         | D19 | PCIE_TX6+            | C74 | PEG_RX7+                    | D74 | PEG_TX7+            |
| C20 | PCIE_RX6-         | D20 | PCIE_TX6-            | C75 | PEG_RX7-                    | D75 | PEG_TX7-            |
| C21 | GND (FIXED)       | D21 | GND (FIXED)          | C76 | GND                         | D76 | GND                 |
| C22 | PCIE_RX7+         | D22 | PCIE_TX7+            | C77 | RSVD <sup>1</sup>           | D77 | RSVD <sup>1</sup>   |
| C23 | PCIE_RX7-         | D23 | PCIE_TX7-            | C78 | PEG_RX8+                    | D78 | PEG_TX8+            |
| C24 | DDI1_HPD          | D24 | RSVD <sup>1</sup>    | C79 | PEG_RX8-                    | D79 | PEG_TX8-            |
| C25 | DDI1_PAIR4+ 1     | D25 | RSVD <sup>1</sup>    | C80 | GND (FIXED)                 | D80 | GND (FIXED)         |
| C26 | DDI1_PAIR4- 1     | D26 | DDI1_PAIR0+          | C81 | PEG_RX9+                    | D81 | PEG_TX9+            |
| C27 | RSVD <sup>1</sup> | D27 | DDI1_PAIR0-          | C82 | PEG_RX9-                    | D82 | PEG_TX9-            |
| C28 | RSVD <sup>1</sup> | D28 | RSVD <sup>1</sup>    | C83 | RSVD <sup>1</sup>           | D83 | RSVD <sup>1</sup>   |
| C29 | DDI1_PAIR5+ 1     | D29 | DDI1_PAIR1+          | C84 | GND                         | D84 | GND                 |
| C30 | DDI1_PAIR5-1      | D30 | DDI1_PAIR1-          | C85 | PEG_RX10+                   | D85 | PEG_TX10+           |
| C31 | GND (FIXED)       | D31 | GND (FIXED)          | C86 | PEG_RX10-                   | D86 | PEG_TX10-           |
| C32 | DDI2_CTRLCLK_AUX+ | D32 | DDI1_PAIR2+          | C87 | GND                         | D87 | GND                 |



| Pin | Row C                | Pin | Row D                     | Pin  | Row C             | Pin  | Row D             |
|-----|----------------------|-----|---------------------------|------|-------------------|------|-------------------|
| C33 | DDI2_CTRLDATA_AUX- 3 | D33 | DDI1_PAIR2-               | C88  | 288 PEG_RX11+     |      | PEG_TX11+         |
| C34 | DDI2_DDC_AUX_SEL     | D34 | DDI1_DDC_AUX_SEL          | C89  | PEG_RX11-         | D89  | PEG_TX11-         |
| C35 | RSVD <sup>1</sup>    | D35 | RSVD <sup>1</sup>         | C90  | GND (FIXED)       | D90  | GND (FIXED)       |
| C36 | DDI3_CTRLCLK_AUX+    | D36 | DDI1_PAIR3+               | C91  | PEG_RX12+         | D91  | PEG_TX12+         |
| C37 | DDI3_CTRLDATA_AUX- 3 | D37 | DDI1_PAIR3-               | C92  | PEG_RX12-         | D92  | PEG_TX12-         |
| C38 | DDI3_DDC_AUX_SEL     | D38 | RSVD <sup>1</sup>         | C93  | GND               | D93  | GND               |
| C39 | DDI3_PAIR0+          | D39 | DDI2_PAIR0+               | C94  | PEG_RX13+         | D94  | PEG_TX13+         |
| C40 | DDI3_PAIR0-          | D40 | DDI2_PAIR0-               | C95  | PEG_RX13-         | D95  | PEG_TX13-         |
| C41 | GND (FIXED)          | D41 | GND (FIXED)               | C96  | GND               | D96  | GND               |
| C42 | DDI3_PAIR1+          | D42 | DDI2_PAIR1+               | C97  | RVSD <sup>1</sup> | D97  | RSVD <sup>1</sup> |
| C43 | DDI3_PAIR1-          | D43 | DDI2_PAIR1-               | C98  | PEG_RX14+         | D98  | PEG_TX14+         |
| C44 | DDI3_HPD             | D44 | DDI2_HPD                  | C99  | PEG_RX14-         | D99  | PEG_TX14-         |
| C45 | RSVD <sup>1</sup>    | D45 | RSVD <sup>1</sup>         | C100 | GND (FIXED)       | D100 | GND (FIXED)       |
| C46 | DDI3_PAIR2+          | D46 | DDI2_PAIR2+               | C101 | PEG_RX15+         | D101 | PEG_TX15+         |
| C47 | DDI3_PAIR2-          | D47 | DDI2_PAIR2-               | C102 | PEG_RX15-         | D102 | PEG_TX15-         |
| C48 | RSVD <sup>1</sup>    | D48 | RSVD <sup>1</sup>         | C103 | GND               | D103 | GND               |
| C49 | DDI3_PAIR3+          | D49 | DDI2_PAIR3+               | C104 | VCC_12V           | D104 | VCC_12V           |
| C50 | DDI3_PAIR3-          | D50 | DDI2_PAIR3-               | C105 | VCC_12V           | D105 | VCC_12V           |
| C51 | GND (FIXED)          | D51 | GND (FIXED)               | C106 | VCC_12V           | D106 | VCC_12V           |
| C52 | PEG_RX0+             | D52 | PEG_TX0+                  | C107 | VCC_12V           | D107 | VCC_12V           |
| C53 | PEG_RX0-             | D53 | PEG_TX0-                  | C108 | VCC_12V           | D108 | VCC_12V           |
| C54 | TYPE0# <sup>1</sup>  | D54 | PEG_LANE_RV# <sup>3</sup> | C109 | VCC_12V           | D109 | VCC_12V           |
| C55 | PEG_RX1+             | D55 | PEG_TX1+                  | C110 | GND (FIXED)       | D110 | GND (FIXED)       |



- 1. Not connected
- <sup>2.</sup> Not supported
- <sup>3.</sup> Bootstrap signals



Table 13 PCI Express Signal Descriptions (general purpose)

| Signal                      | Pin #      | Description                                                                              | I/O    | PU/PD | Comment                                                                                                                                     |
|-----------------------------|------------|------------------------------------------------------------------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| PCIE_RX0+<br>PCIE_RX0-      | B68<br>B69 | PCI Express channel 0, Receive Input differential pair                                   | I PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_TX0+<br>PCIE_TX0-      | A68<br>A69 | PCI Express channel 0, Transmit Output differential pair                                 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_RX1+<br>PCIE_RX1-      | B64<br>B65 | PCI Express channel 1, Receive Input differential pair                                   | I PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_TX1+<br>PCIE_TX1-      | A64<br>A65 | PCI Express channel 1, Transmit Output differential pair                                 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_RX2+<br>PCIE_RX2-      | B61<br>B62 | PCI Express channel 2, Receive Input differential pair                                   | I PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_TX2+<br>PCIE_TX2-      | A61<br>A62 | PCI Express channel 2, Transmit Output differential pair                                 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_RX3+<br>PCIE_RX3-      | B58<br>B59 | PCI Express channel 3, Receive Input differential pair                                   | I PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_TX3+<br>PCIE_TX3-      | A58<br>A59 | PCI Express channel 3, Transmit Output differential pair                                 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_RX4+<br>PCIE_RX4-      | B55<br>B56 | PCI Express channel 4, Receive Input differential pair                                   | I PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_TX4+<br>PCIE_TX4-      | A55<br>A56 | PCI Express channel 4, Transmit Output differential pair                                 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_RX5+<br>PCIE_RX5-      | B52<br>B53 | PCI Express channel 5, Receive Input differential pair                                   | I PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_TX5+<br>PCIE_TX5-      | A52<br>A53 | PCI Express channel 5, Transmit Output differential pair                                 | O PCIE |       | Supports PCI Express Base Specification, Revision 3.0                                                                                       |
| PCIE_RX6+<br>PCIE_RX6-      | C19<br>C20 | PCI Express channel 6, Receive Input differential pair                                   | I PCIE |       |                                                                                                                                             |
| PCIE_TX6+<br>PCIE_TX6-      | D19<br>D20 | PCI Express channel 6, Transmit Output differential pair                                 | O PCIE |       |                                                                                                                                             |
| PCIE_RX7+<br>PCIE_RX7-      | C22<br>C23 | PCI Express channel 7, Receive Input differential pair                                   | I PCIE |       |                                                                                                                                             |
| PCIE_TX7+ PCIE_TX7-         | D22<br>D23 | PCI Express channel 7, Transmit Output differential pair                                 | O PCIE |       |                                                                                                                                             |
| PCIE_CLK_REF+ PCIE_CLK_REF- | A88<br>A89 | PCI Express Reference Clock output for all PCI Express<br>and PCI Express Graphics Lanes | O PCIE |       | A PCI Express Gen2/3 compliant clock buffer chip must be used on the carrier board if the design involves more than one PCI Express device. |



Table 14 PCI Express Signal Descriptions (x16 Graphics)

| Signal    | Pin # | Description                                                                          | I/O    | PU/PD | Comment |
|-----------|-------|--------------------------------------------------------------------------------------|--------|-------|---------|
| PEG_RX0+  | C52   | PCI Express Graphics Receive Input differential pairs.                               | I PCIE |       |         |
| PEG_RX0-  | C53   | Note: Can also be used as PCI Express Receive Input differential pairs 16 through 31 |        |       |         |
| PEG_RX1+  | C55   | known as PCIE_RX[16-31] + and -                                                      |        |       |         |
| PEG_RX1-  | C56   |                                                                                      |        |       |         |
| PEG_RX2+  | C58   |                                                                                      |        |       |         |
| PEG_RX2-  | C59   |                                                                                      |        |       |         |
| PEG_RX3+  | C61   |                                                                                      |        |       |         |
| PEG_RX3-  | C62   |                                                                                      |        |       |         |
| PEG_RX4+  | C65   |                                                                                      |        |       |         |
| PEG_RX4-  | C66   |                                                                                      |        |       |         |
| PEG_RX5+  | C68   |                                                                                      |        |       |         |
| PEG_RX5-  | C69   |                                                                                      |        |       |         |
| PEG_RX6+  | C71   |                                                                                      |        |       |         |
| PEG_RX6-  | C72   |                                                                                      |        |       |         |
| PEG_RX7+  | C74   |                                                                                      |        |       |         |
| PEG_RX7-  | C75   |                                                                                      |        |       |         |
| PEG_RX8+  | C78   |                                                                                      |        |       |         |
| PEG_RX8-  | C79   |                                                                                      |        |       |         |
| PEG_RX9+  | C81   |                                                                                      |        |       |         |
| PEG_RX9-  | C82   |                                                                                      |        |       |         |
| PEG_RX10+ | C85   |                                                                                      |        |       |         |
| PEG_RX10- | C86   |                                                                                      |        |       |         |
| PEG_RX11+ | C88   |                                                                                      |        |       |         |
| PEG_RX11- | C89   |                                                                                      |        |       |         |
| PEG_RX12+ | C91   |                                                                                      |        |       |         |
| PEG_RX12- | C92   |                                                                                      |        |       |         |
| PEG_RX13+ | C94   |                                                                                      |        |       |         |
| PEG_RX13- | C95   |                                                                                      |        |       |         |
| PEG_RX14+ | C98   |                                                                                      |        |       |         |
| PEG_RX14- | C99   |                                                                                      |        |       |         |
| PEG_RX15+ | C101  |                                                                                      |        |       |         |
| PEG_RX15- | C102  |                                                                                      |        |       |         |



| Signal         | Pin # | Description                                                                              | I/O    | PU/PD          | Comment                    |
|----------------|-------|------------------------------------------------------------------------------------------|--------|----------------|----------------------------|
| PEG_TX0+       | D52   | PCI Express Graphics Transmit Output differential pairs                                  | O PCIE |                |                            |
| PEG_TX0-       | D53   | Note: Can also be used as PCI Express Transmit Output differential pairs 16 through 31   |        |                |                            |
| PEG_TX1+       | D55   | known as PCIE_TX[16-31] + and -                                                          |        |                |                            |
| PEG_TX1-       | D56   |                                                                                          |        |                |                            |
| PEG_TX2+       | D58   |                                                                                          |        |                |                            |
| PEG_TX2-       | D59   |                                                                                          |        |                |                            |
| PEG_TX3+       | D61   |                                                                                          |        |                |                            |
| PEG_TX3-       | D62   |                                                                                          |        |                |                            |
| PEG_TX4+       | D65   |                                                                                          |        |                |                            |
| PEG_TX4-       | D66   |                                                                                          |        |                |                            |
| PEG_TX5+       | D68   |                                                                                          |        |                |                            |
| PEG_TX5-       | D69   |                                                                                          |        |                |                            |
| PEG_TX6+       | D71   |                                                                                          |        |                |                            |
| PEG_TX6-       | D72   |                                                                                          |        |                |                            |
| PEG_TX7+       | D74   |                                                                                          |        |                |                            |
| PEG_TX7-       | D75   |                                                                                          |        |                |                            |
| PEG_TX8+       | D78   |                                                                                          |        |                |                            |
| PEG_TX8-       | D79   |                                                                                          |        |                |                            |
| PEG_TX9+       | D81   |                                                                                          |        |                |                            |
| PEG_TX9-       | D82   |                                                                                          |        |                |                            |
| PEG_TX10+      | D85   |                                                                                          |        |                |                            |
| PEG_TX10-      | D86   |                                                                                          |        |                |                            |
| PEG_TX11+      | D88   |                                                                                          |        |                |                            |
| PEG_TX11-      | D89   |                                                                                          |        |                |                            |
| PEG_TX12+      | D91   |                                                                                          |        |                |                            |
| PEG_TX12-      | D92   |                                                                                          |        |                |                            |
| PEG_TX13+      | D94   |                                                                                          |        |                |                            |
| PEG_TX13-      | D95   |                                                                                          |        |                |                            |
| PEG_TX14+      | D98   |                                                                                          |        |                |                            |
| PEG_TX14-      | D99   |                                                                                          |        |                |                            |
| PEG_TX15+      | D101  |                                                                                          |        |                |                            |
| PEG_TX15-      | D102  |                                                                                          |        |                |                            |
| PEG_LANE_RV# 1 | D54   | PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse | 1      | PU 10 kΩ 3.3 V | PEG_LAN_RV# is a bootstrap |
|                |       | lane order                                                                               |        |                | signal (see note below)    |



<sup>&</sup>lt;sup>1.</sup> This signal has special functionality during the reset process. It may bootstrap some basic important functions of the module. For more information refer to section 9.2 "Bootstrap Signals".

## Table 15 DDI Signal Description

| Signal               | Pin # | Description                                                                   | I/O          | PU/PD     | Comment                            |
|----------------------|-------|-------------------------------------------------------------------------------|--------------|-----------|------------------------------------|
| DDI1_PAIR0+          | D26   | Multiplexed with DP1_LANE0+ and TMDS1_DATA2+                                  | O PCIE       |           |                                    |
| DDI1_PAIR0-          | D27   | Multiplexed with DP1_LANE0- and TMDS1_DATA2-                                  |              |           |                                    |
| DDI1_PAIR1+          | D29   | Multiplexed with DP1_LANE1+ and TMDS1_DATA1+                                  | O PCIE       |           |                                    |
| DDI1_PAIR1-          | D30   | Multiplexed with DP1_LANE1- and TMDS1_DATA1-                                  |              |           |                                    |
| DDI1_PAIR2+          | D32   | Multiplexed with DP1_LANE2+ and TMDS1_DATA0+                                  | O PCIE       |           |                                    |
| DDI1_PAIR2-          | D33   | Multiplexed with DP1_LANE2- and TMDS1_DATA0-                                  |              |           |                                    |
| DDI1_PAIR3+          | D36   | Multiplexed with DP1_LANE3+ and TMDS1_CLK+                                    | O PCIE       |           |                                    |
| DDI1_PAIR3-          | D37   | Multiplexed with DP1_LANE3- and TMDS1_CLK-                                    |              |           |                                    |
| DDI1_PAIR4+          | C25   | Digital Display Interface 1, differential pair 4                              |              |           | Not supported                      |
| DDI1_PAIR4-          | C26   |                                                                               |              |           |                                    |
| DDI1_PAIR5+          | C29   | Digital Display Interface 1, differential pair 5                              |              |           | Not supported                      |
| DDI1_PAIR5-          | C30   |                                                                               |              |           |                                    |
| DDI1_PAIR6+          | C15   | Digital Display Interface 1, differential pair 6                              |              |           | Not supported                      |
| DDI1_PAIR6-          | C16   |                                                                               |              |           |                                    |
| DDI1_HPD             | C24   | Multiplexed with DP1_HPD and HDMI1_HPD                                        | I 3.3 V      | PD 100 kΩ |                                    |
| DDI1_CTRLCLK_AUX+    | D15   | Multiplexed with DP1_AUX+ and HMDI1_CTRLCLK                                   |              | PD 100 kΩ |                                    |
|                      |       | DP AUX+ function if DDI1_DDC_AUX_SEL is no connect                            | I/O PCIE     |           |                                    |
|                      |       | HDMI/DVI I2C CTRLCLK if DDI1_DDC_AUX_SEL is pulled high                       | I/O OD 3.3 V |           |                                    |
| DDI1_CTRLDATA_AUX- 1 | D16   | Multiplexed with DP1_AUX- and HDMI1_CTRLDATA                                  |              | PU 100 kΩ | Bootstrap signal (see note below). |
|                      |       | DP AUX- function if DDI1_DDC_AUX_SEL is no connect                            | I/O PCIE     | 3.3V      | Enable strap is already populated  |
|                      |       | HDMI/DVI I2C CTRLDATA if DDI1_DDC_AUX_SEL is pulled high                      | I/O OD 3.3 V |           |                                    |
| DDI1_DDC_AUX_SEL     | D34   | Selects the function of DDI1_CTRLCLK_AUX+ and DDI1_CTRLDATA_AUX               | 1 3.3 V      | PD 1 MΩ   |                                    |
|                      |       | This pin shall have a IM pull-down to logic ground on the module. If this     |              |           |                                    |
|                      |       | input is floating, the AUX pair is used for the DP AUX+/- signals. If pulled- |              |           |                                    |
|                      |       | high, the AUX pair contains the CTRLCLK and CTRLDATA signals                  |              |           |                                    |
| DDI2_PAIR0+          | D39   | Multiplexed with DP2_LANE0+ and TMDS2_DATA2+                                  | O PCIE       |           |                                    |
| DDI2_PAIR0-          | D40   | Multiplexed with DP2_LANE0- and TMDS2_DATA2-                                  |              |           |                                    |
| DDI2_PAIR1+          | D42   | Multiplexed with DP2_LANE1+ and TMDS2_DATA1+                                  | O PCIE       |           |                                    |
| DDI2_PAIR1-          | D43   | Multiplexed with DP2_LANE1- and TMDS2_DATA1-                                  |              |           |                                    |
| DDI2_PAIR2+          | D46   | Multiplexed with DP2_LANE2+ and TMDS2_DATA0+                                  | O PCIE       |           |                                    |
| DDI2_PAIR2-          | D47   | Multiplexed with DP2_LANE2- and TMDS2_DATA0-                                  |              |           |                                    |
| DDI2_PAIR3+          | D49   | Multiplexed with DP2_LANE3+ and TMDS2_CLK+                                    | O PCIE       |           |                                    |
| DDI2_PAIR3-          | D50   | Multiplexed with DP2_LANE3- and TMDS2_CLK-                                    |              |           |                                    |
| DDI2_HPD             | D44   | Multiplexed with DP2_HPD and HDMI2_HPD                                        | 13.3 V       | PD 100 kΩ |                                    |
| DDI2_CTRLCLK_AUX+    | C32   | Multiplexed with DP2_AUX+ and HDMI2_CTRLCLK                                   |              | PD 100 kΩ |                                    |
|                      |       | DP AUX+ function if DDI2_DDC_AUX_SEL is no connect                            | I/O PCIE     |           |                                    |
|                      |       | HDMI/DVI I2C CTRLCLK if DDI2_DDC_AUX_SEL is pulled high                       | I/O OD 3.3 V |           |                                    |
| DDI2_CTRLDATA_AUX-1  | C33   | Multiplexed with DP2_AUX- and HDMI2_CTRLDATA                                  |              | PU 100 kΩ | Bootstrap signal (see note below). |
|                      |       | DP AUX- function if DDI2_DDC_AUX_SEL is no connect                            | I/O PCIE     | 3.3 V     | Enable strap is already populated  |
|                      |       | HDMI/DVI I2C CTRLDATA if DDI2_DDC_AUX_SEL is pulled high                      | I/O OD 3.3 V |           |                                    |



| Signal                     | Pin #      | Description                                                                                                                                                                                                                                                                         | I/O                      | PU/PD              | Comment                                                                 |
|----------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|-------------------------------------------------------------------------|
| DDI2_DDC_AUX_SEL           | C34        | Selects the function of DDI2_CTRLCLK_AUX+ and DDI2_CTRLDATA_AUX This pin shall have a 1M pull-down to logic ground on the module. If this input is floating, the AUX pair is used for the DP AUX+/- signals. If pulled-high, the AUX pair contains the CTRLCLK and CTRLDATA signals | I 3.3V                   | PD 1 MΩ            |                                                                         |
| DDI3_PAIR0+<br>DDI3_PAIR0- | C39<br>C40 | Multiplexed with DP3_LANE0+ and TMDS3_DATA2+ Multiplexed with DP3_LANE0- and TMDS3_DATA2-                                                                                                                                                                                           | O PCIE                   |                    |                                                                         |
| DDI3_PAIR1+<br>DDI3_PAIR1- | C42<br>C43 | Multiplexed with DP3_LANE1+ and TMDS3_DATA1+ Multiplexed with DP3_LANE1- and TMDS3_DATA1-                                                                                                                                                                                           | O PCIE                   |                    |                                                                         |
| DDI3_PAIR2+<br>DDI3_PAIR2- | C46<br>C47 | Multiplexed with DP3_LANE2+ and TMDS3_DATA0+ Multiplexed with DP3_LANE2- and TMDS3_DATA0-                                                                                                                                                                                           | O PCIE                   |                    |                                                                         |
| DDI3_PAIR3+<br>DDI3_PAIR3- | C49<br>C50 | Multiplexed with DP3_LANE3+ and TMDS3_CLK+ Multiplexed with DP3_LANE3- and TMDS3_CLK-                                                                                                                                                                                               | O PCIE                   |                    |                                                                         |
| DDI3_HPD                   | C44        | Multiplexed with DP3_HPD and HDMI3_HPD                                                                                                                                                                                                                                              | I 3.3 V                  | PD 100 kΩ          |                                                                         |
| DDI3_CTRLCLK_AUX+          | C36        | Multiplexed with DP3_AUX+ and HDMI3_CTRLCLK DP AUX+ function if DDI3_DDC_AUX_SEL is no connect HDMI/DVI I2C CTRLCLK if DDI3_DDC_AUX_SEL is pulled high                                                                                                                              | I/O PCIE<br>I/O OD 3.3 V | PD 100 kΩ          |                                                                         |
| DDI3_CTRLDATA_AUX-1        | C37        | Multiplexed with DP3_AUX- and HDMI3_CTRLDATA DP AUX- function if DDI3_DDC_AUX_SEL is no connect HDMI/DVI I2C CTRLDATA if DDI3_DDC_AUX_SEL is pulled high                                                                                                                            | I/O PCIE<br>I/O OD 3.3 V | PU 100 kΩ<br>3.3 V | Bootstrap signal (see note below).<br>Enable strap is already populated |
| DDI3_DDC_AUX_SEL           | C38        | Selects the function of DDI3_CTRLCLK_AUX+ and DDI3_CTRLDATA_AUX This pin shall have a IM pull-down to logic ground on the module. If this input is floating, the AUX pair is used for the DP AUX+/- signals. If pulled-high, the AUX pair contains the CTRLCLK and CTRLDATA signals | I 3.3 V                  | PD 1 MΩ            |                                                                         |



<sup>&</sup>lt;sup>1.</sup> These signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 9.2 "Bootstrap Signals".

Table 16 TMDS Signal Descriptions

| Signal       | Pin # | Description                                  | I/O    | PU/PD | Comment |
|--------------|-------|----------------------------------------------|--------|-------|---------|
| TMDS1_CLK +  | D36   | TMDS Clock output differential pair.         | O PCIE |       |         |
| TMDS1_CLK -  | D37   | Multiplexed with DDI1_PAIR3+ and DDI1_PAIR3- |        |       |         |
| TMDS1_DATA0+ | D32   | TMDS differential pair                       | O PCIE |       |         |
| TMDS1_DATA0- | D33   | Multiplexed with DDI1_PAIR2+ and DDI1_PAIR2- |        |       |         |
| TMDS1_DATA1+ | D29   | TMDS differential pair                       | O PCIE |       |         |
| TMDS1_DATA1- | D30   | Multiplexed with DDI1_PAIR1+ and DDI1_PAIR1- |        |       |         |
| TMDS1_DATA2+ | D26   | TMDS differential pair                       | O PCIE |       |         |
| TMDS1_DATA2- | D27   | Multiplexed with DDI1_PAIR0+ and DDI1_PAIR0- |        |       |         |



| Signal         | Pin # | Description                                  | I/O    | PU/PD     | Comment                            |
|----------------|-------|----------------------------------------------|--------|-----------|------------------------------------|
| HDMI1_HPD      | C24   | Hot-plug detect                              | I PCIE | PD 100 kΩ |                                    |
|                |       | Multiplexed with DDI1_HPD                    |        |           |                                    |
| HDMI1_CTRLCLK  | D15   | TMDS I <sup>2</sup> C Control Clock          | I/O OD | PD 100 kΩ |                                    |
|                |       | Multiplexed with DDI1_CTRLCLK_AUX+           | 3.3 V  |           |                                    |
| HDMI1_CTRLDATA | D16   | TMDS I <sup>2</sup> C Control Data           | I/O OD | PU 100 kΩ | Bootstrap signal (see note below). |
|                |       | Multiplexed with DDI1_CTRLDATA_AUX-          | 3.3 V  | 3.3 V     | Enable strap is already populated  |
| TMDS2_CLK +    | D49   | TMDS Clock output differential pair          | O PCIE |           |                                    |
| TMDS2_CLK -    | D50   | Multiplexed with DDI2_PAIR3+ and DDI2_PAIR3- |        |           |                                    |
| TMDS2_DATA0+   | D46   | TMDS differential pair                       | O PCIE |           |                                    |
| TMDS2_DATA0-   | D47   | Multiplexed with DDI2_PAIR2+ and DDI2_PAIR2- |        |           |                                    |
| TMDS2_DATA1+   | D42   | TMDS differential pair                       | O PCIE |           |                                    |
| TMDS2_DATA1-   | D43   | Multiplexed with DDI2_PAIR1+ and DDI2_PAIR1- |        |           |                                    |
| TMDS2_DATA2+   | D39   | TMDS differential pair                       | O PCIE |           |                                    |
| TMDS2_DATA2-   | D40   | Multiplexed with DDI2_PAIR0+ and DDI2_PAIR0- |        |           |                                    |
| HDMI2_HPD      | D44   | TMDS Hot-plug detect                         | I PCIE | PD 100 kΩ |                                    |
|                |       | Multiplexed with DDI2_HPD                    |        |           |                                    |
| HDMI2_CTRLCLK  | C32   | TMDS I <sup>2</sup> C Control Clock          | I/O OD | PD 100 kΩ |                                    |
|                |       | Multiplexed with DDI2_CTRLCLK_AUX+           | 3.3 V  |           |                                    |
| HDM12_CTRLDATA | C33   | TMDS I <sup>2</sup> C Control Data           | I/O OD | PU 100 kΩ | Bootstrap signal (see note below). |
|                |       | Multiplexed with DDI2_CTRLDATA_AUX-          | 3.3 V  | 3.3 V     | Enable strap is already populated  |
| TMDS3_CLK +    | C49   | TMDS Clock output differential pair          | O PCIE |           |                                    |
| TMDS3_CLK -    | C50   | Multiplexed with DDI3_PAIR3+ and DDI3_PAIR3- |        |           |                                    |
| TMDS3_DATA0+   | C46   | TMDS differential pair                       | O PCIE |           |                                    |
| TMDS3_DATA0-   | C47   | Multiplexed with DDI3_PAIR2+ and DDI3_PAIR2- |        |           |                                    |
| TMDS3_DATA1+   | C42   | TMDS differential pair                       | O PCIE |           |                                    |
| TMDS3_DATA1-   | C43   | Multiplexed with DDI3_PAIR1+ and DDI3_PAIR1- |        |           |                                    |
| TMDS3_DATA2+   | C39   | TMDS differential pair                       | O PCIE |           |                                    |
| TMDS3_DATA2-   | C40   | Multiplexed with DDI3_PAIR0+ and DDI3_PAIR0- |        |           |                                    |
| HDMI3_HPD      | C44   | TMDS Hot-plug detect                         | I PCIE | PD 100 kΩ |                                    |
|                |       | Multiplexed with DDI3_HPD                    |        |           |                                    |
| HDMI3_CTRLCLK  | C36   | TMDS I <sup>2</sup> C Control Clock          | I/O OD | PD 100 kΩ |                                    |
|                |       | Multiplexed with DDI3_CTRLCLK_AUX+           | 3.3 V  |           |                                    |
| HDMI3_CTRLDATA | C37   | TMDS I <sup>2</sup> C Control Data           | 1/O OD | PU 100 kΩ | Bootstrap signal (see note below). |
|                |       | Multiplexed with DDI3_CTRLDATA_AUX-          | 3.3 V  | 3.3 V     | Enable strap is already populated. |



- 1. Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 9.2 "Bootstrap Signals".
- 2. The conga-TS370 does not natively support TMDS. A DP++ to TMDS converter (e.g PTN3360D) needs to be implemented.

# Table 17 DisplayPort (DP) Signal Descriptions

|                   | Pin #      | Description                                                                                                         | I/O      | PU/PD     | Comment                                          |
|-------------------|------------|---------------------------------------------------------------------------------------------------------------------|----------|-----------|--------------------------------------------------|
|                   | D36        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
| DP1_LANE3-        | D37        | secondary data                                                                                                      |          |           |                                                  |
|                   |            | Multiplexed with DDI1_PAIR3+ and DDI1_PAIR3-                                                                        |          |           |                                                  |
|                   | D32        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
| DP1_LANE2-        | D33        | secondary data Multiplexed with DDI1_PAIR2+ and DDI1_PAIR2-                                                         |          |           |                                                  |
| DP1_LANE1+        | D29        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
|                   | D30        | secondary data                                                                                                      | OFCIE    |           |                                                  |
| DI I_LANLI        | D30        | Multiplexed with DDI1_PAIR1+ and DDI1_PAIR1-                                                                        |          |           |                                                  |
| DP1_LANE0+        | D26        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
|                   | D27        | secondary data                                                                                                      |          |           |                                                  |
| _                 |            | Multiplexed with DDI1_PAIR0+ and DDI1_PAIR0-                                                                        |          |           |                                                  |
| DP1_HPD           | C24        | Detection of Hot Plug / Unplug and notification of the link layer                                                   | 1 3.3 V  | PD 100 kΩ |                                                  |
|                   |            | Multiplexed with DDI1_HPD                                                                                           |          |           |                                                  |
| DP1_AUX+          | D15        | Half-duplex bi-directional AUX channel for services such as link configuration                                      | I/O PCIE | PD 100 kΩ |                                                  |
|                   |            | or maintenance and EDID access                                                                                      |          |           |                                                  |
| DP1_AUX-1         | D16        | Half-duplex bi-directional AUX channel for services such as link configuration                                      | I/O PCIE | PU 100 kΩ | DP1_AUX- is a bootstrap signal (see note below). |
|                   |            | or maintenance and EDID access                                                                                      |          | 3.3 V     | DP enable strap is already populated             |
|                   | D49        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
| DP2_LANE3-        | D50        | secondary data                                                                                                      |          |           |                                                  |
| DP2_LANE2+        | D46        | Multiplexed with DDI2_PAIR3+ and DDI2_PAIR3- Uni-directional main link for the transport of isochronous streams and | O PCIE   |           |                                                  |
|                   | D46<br>D47 | secondary data                                                                                                      | OPCIE    |           |                                                  |
| DFZ_LAINEZ-       | D47        | Multiplexed with DDI2_PAIR2+ and DDI2_PAIR2-                                                                        |          |           |                                                  |
| DP2_LANE1+        | D42        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
| _                 | D42        | secondary data                                                                                                      | OTCIL    |           |                                                  |
| J ,               | 2 .0       | Multiplexed with DDI2_PAIR1+ and DDI2_PAIR1-                                                                        |          |           |                                                  |
| DP2_LANE0+        | D39        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
|                   | D40        | secondary data                                                                                                      |          |           |                                                  |
|                   |            | Multiplexed with DDI2_PAIR0+ and DDI1_PAIR0-                                                                        |          |           |                                                  |
| DP2_HPD           | D44        | Detection of Hot Plug / Unplug and notification of the link layer                                                   | I 3.3 V  | PD 100 kΩ |                                                  |
|                   |            | Multiplexed with DDI2_HPD                                                                                           |          |           |                                                  |
| DP2_AUX+          | C32        | Half-duplex bi-directional AUX channel for services such as link configuration                                      | I/O PCIE | PD 100 kΩ |                                                  |
|                   |            | or maintenance and EDID access                                                                                      |          |           |                                                  |
| DP2_AUX-1         | C33        | Half-duplex bi-directional AUX channel for services such as link configuration                                      | I/O PCIE | PU 100 kΩ | DP2_AUX- is a bootstrap signal (see note below). |
|                   | 0.40       | or maintenance and EDID access                                                                                      | 0.0015   | 3.3 V     | DP enable strap already populated                |
|                   | C49<br>C50 | Uni-directional main link for the transport of isochronous streams and secondary data                               | O PCIE   |           |                                                  |
| DP3_LANE3-        | C50        | Multiplexed with DDI3_PAIR3+ and DDI3_PAIR3-                                                                        |          |           |                                                  |
| DP3_LANE2+        | C46        | Uni-directional main link for the transport of isochronous streams and                                              | O PCIE   |           |                                                  |
| _                 | C46        | secondary data                                                                                                      | OICIL    |           |                                                  |
| D. 0_L/ \\ \\ \LZ | 01/        | Multiplexed with DDI3_PAIR2+ and DDI3_PAIR2-                                                                        |          |           |                                                  |



| Signal     | Pin # | Description                                                                    | I/O      | PU/PD     | Comment                                          |
|------------|-------|--------------------------------------------------------------------------------|----------|-----------|--------------------------------------------------|
| DP3_LANE1+ | C42   | Uni-directional main link for the transport of isochronous streams and         | O PCIE   |           |                                                  |
| DP3_LANE1- | C43   | secondary data                                                                 |          |           |                                                  |
|            |       | Multiplexed with DDI3_PAIR1+ and DDI3_PAIR1-                                   |          |           |                                                  |
| DP3_LANE0+ | C39   | Uni-directional main link for the transport of isochronous streams and         | O PCIE   |           |                                                  |
| DP3_LANE0- | C40   | secondary data                                                                 |          |           |                                                  |
|            |       | Multiplexed with DDI3_PAIR0+ and DDI3_PAIR0-                                   |          |           |                                                  |
| DP3_HPD    | C44   | Detection of Hot Plug / Unplug and notification of the link layer              | I 3.3 V  | PD 100 kΩ |                                                  |
|            |       | Multiplexed with DDI3_HPD                                                      |          |           |                                                  |
| DP3_AUX+   | C36   | Half-duplex bi-directional AUX channel for services such as link configuration | I/O PCIE | PD 100 kΩ |                                                  |
|            |       | or maintenance and EDID access                                                 |          |           |                                                  |
| DP3_AUX-1  | C37   | Half-duplex bi-directional AUX channel for services such as link configuration | I/O PCIE | PU 100 kΩ | DP3_AUX- is a bootstrap signal (see note below). |
|            |       | or maintenance and EDID access                                                 |          | 3.3 V     | DP enable strap already populated                |



<sup>&</sup>lt;sup>1.</sup> These signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 9.2 "Bootstrap Signals".

Table 18 Embedded DisplayPort Signal Descriptions

| Signal        | Pin # | Description                                                       | I/O            | PU/PD     | Comment |
|---------------|-------|-------------------------------------------------------------------|----------------|-----------|---------|
| eDP_TX3+      | A81   | eDP differential pairs                                            | AC coupled off |           |         |
| eDP_TX3-      | A82   |                                                                   | module.        |           |         |
| eDP_TX2+      | A71   |                                                                   |                |           |         |
| eDP_TX2-      | A72   |                                                                   |                |           |         |
| eDP_TX1+      | A73   |                                                                   |                |           |         |
| eDP_TX1-      | A74   |                                                                   |                |           |         |
| eDP_TX0+      | A75   |                                                                   |                |           |         |
| eDP_TX0-      | A76   |                                                                   |                |           |         |
| eDP_VDD_EN    | A77   | eDP power enable                                                  | O 3.3 V        |           |         |
| eDP_BKLT_EN   | B79   | eDP backlight enable                                              | O 3.3 V        |           |         |
| eDP_BKLT_CTRL | B83   | eDP backlight brightness control                                  | O 3.3 V        |           |         |
| eDP_AUX+      | A83   | eDP AUX+                                                          | AC coupled off |           |         |
|               |       |                                                                   | module         |           |         |
| eDP_AUX-      | A84   | eDP AUX-                                                          | AC coupled off |           |         |
|               |       |                                                                   | module         |           |         |
| eDP_HPD       | A87   | Detection of hot plug / unplug and notification of the link layer | I 3.3 V        | PD 100 kΩ |         |



## Table 19 CRT Signal Descriptions

| Signal      | Pin # | Description                                                                           | I/O        | PU/PD        | Comment |
|-------------|-------|---------------------------------------------------------------------------------------|------------|--------------|---------|
| VGA_RED     | B89   | Red for monitor; analog DAC output designed to drive a 37.5-Ohm equivalent load       | O Analog   | PD 150R      |         |
| VGA_GRN     | B91   | Green for monitor; analog DAC output designed to drive a 37.5-Ohm equivalent load     | O Analog   | PD 150R      |         |
| VGA_BLU     | B92   | Blue for monitor. Analog DAC output, designed to drive a 37.5-Ohm equivalent load     | O Analog   | PD 150R      |         |
| VGA_HSYNC   | B93   | Horizontal sync output to VGA monitor                                                 | O 3.3 V    |              |         |
| VGA_VSYNC   | B94   | Vertical sync output to VGA monitor                                                   | O 3.3 V    |              |         |
| VGA_I2C_CK  | B95   | DDC clock line (I <sup>2</sup> C port dedicated to identify VGA monitor capabilities) | I/O OD 5 V | PU 2k2 3.3 V |         |
| VGA_I2C_DAT | B96   | DDC data line                                                                         | I/O OD 5 V | PU 2k2 3.3 V |         |

## Table 20 LVDS Signal Descriptions

| Signal         | Pin # | Description                                         | I/O       | PU/PD       | Comment                       |
|----------------|-------|-----------------------------------------------------|-----------|-------------|-------------------------------|
| LVDS_A0+       | A71   | LVDS Channel A differential pairs                   | O LVDS    |             |                               |
| LVDS_A0-       | A72   |                                                     |           |             |                               |
| LVDS_A1+       | A73   |                                                     |           |             |                               |
| LVDS_A1-       | A74   |                                                     |           |             |                               |
| LVDS_A2+       | A75   |                                                     |           |             |                               |
| LVDS_A2-       | A76   |                                                     |           |             |                               |
| LVDS_A3+       | A78   |                                                     |           |             |                               |
| LVDS_A3-       | A79   |                                                     |           |             |                               |
| LVDS_A_CK+     | A81   | LVDS Channel A differential clock                   | O LVDS    |             |                               |
| LVDS_A_CK-     | A82   |                                                     |           |             |                               |
| LVDS_B0+       | B71   | LVDS Channel B differential pairs                   | O LVDS    |             |                               |
| LVDS_B0-       | B72   |                                                     |           |             |                               |
| LVDS_B1+       | B73   |                                                     |           |             |                               |
| LVDS_B1-       | B74   |                                                     |           |             |                               |
| LVDS_B2+       | B75   |                                                     |           |             |                               |
| LVDS_B2-       | B76   |                                                     |           |             |                               |
| LVDS_B3+       | B77   |                                                     |           |             |                               |
| LVDS_B3-       | B78   |                                                     |           |             |                               |
| LVDS_B_CK+     | B81   | LVDS Channel B differential clock                   | O LVDS    |             |                               |
| LVDS_B_CK-     | B82   |                                                     |           |             |                               |
| LVDS_VDD_EN    | A77   | LVDS panel power enable                             | O 3.3 V   |             |                               |
| LVDS_BKLT_EN   | B79   | LVDS panel backlight enable                         | O 3.3 V   |             |                               |
| LVDS_BKLT_CTRL | B83   | LVDS panel backlight brightness control             | O 3.3 V   |             |                               |
| LVDS_I2C_CK    | A83   | DDC lines used for flat panel detection and control | I/O 3.3 V | PU 2k2 3.3V | PU for LVDS support (default) |
| LVDS_I2C_DAT   | A84   | DDC lines used for flat panel detection and control | I/O 3.3 V | PU 2k2 3.3V | PU for LVDS support (default) |



| Signal                 | Pin #      | Description                                             | 1/0       | PU/PD | Comment                                         |
|------------------------|------------|---------------------------------------------------------|-----------|-------|-------------------------------------------------|
| SATA0_RX+<br>SATA0_RX- | A19<br>A20 | Serial ATA channel 0, receive input differential pair   | I SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| SATA0_TX+<br>SATA0_TX- | A16<br>A17 | Serial ATA channel 0, transmit output differential pair | O SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| SATA1_RX+<br>SATA1_RX- | B19<br>B20 | Serial ATA channel 1, receive input differential pair   | I SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| SATA1_TX+<br>SATA1_TX- | B16<br>B17 | Serial ATA channel 1, transmit output differential pair | O SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| SATA2_RX+<br>SATA2_RX- | A25<br>A26 | Serial ATA channel 2, receive input differential pair   | I SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| SATA2_TX+<br>SATA2_TX- | A22<br>A23 | Serial ATA channel 2, transmit output differential pair | O SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| SATA3_RX+<br>SATA3_RX- | B25<br>B26 | Serial ATA channel 3, receive input differential pair   | I SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| SATA3_TX+<br>SATA3_TX- | B22<br>B23 | Serial ATA channel 3, transmit output differential pair | O SATA    |       | Supports Serial ATA specification, Revision 3.0 |
| (S)ATA_ACT#            | A28        | Seial ATA activity indicator, active low                | I/O 3.3 V |       |                                                 |

# Table 22 USB 2. 0 Signal Descriptions

| Signal | Pin # | Description              | I/O | PU/PD | Comment                                            |
|--------|-------|--------------------------|-----|-------|----------------------------------------------------|
| USB0+  | A46   | USB Port 0, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB0-  | A45   | USB Port 0, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1+  | B46   | USB Port 1, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1-  | B45   | USB Port 1, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2+  | A43   | USB Port 2, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2-  | A42   | USB Port 2, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3+  | B43   | USB Port 3, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3-  | B42   | USB Port 3, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB4+  | A40   | USB Port 4, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB4-  | A39   | USB Port 4, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB5+  | B40   | USB Port 5, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB5-  | B39   | USB Port 5, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB6+  | A37   | USB Port 6, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB6-  | A36   | USB Port 6, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB7+  | B37   | USB Port 7, data + or D+ | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB7-  | B36   | USB Port 7, data - or D- | 1/0 |       | USB 2.0 compliant. Backwards compatible to USB 1.1 |



| Signal              | Pin # | Description                                                                                                                                                                                      | I/O          | PU/PD               | Comment                                         |
|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------|-------------------------------------------------|
| USB_0_1_OC#         | B44   | USB over-current sense, USB ports 0 and 1. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low  | 3.3 VSB      | PU 10 kΩ<br>3.3 VSB | Do not pull this line high on the carrier board |
| USB_2_3_OC#         | A44   | USB over-current sense, USB ports 2 and 3. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low. | 3.3 VSB      | PU 10 kΩ<br>3.3 VSB | Do not pull this line high on the carrier board |
| USB_4_5_OC#         | B38   | USB over-current sense, USB ports 4 and 5. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low  | 3.3 VSB      | PU 10 kΩ<br>3.3 VSB | Do not pull this line high on the carrier board |
| USB_6_7_OC#         | A38   | USB over-current sense, USB ports 6 and 7. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low  | 1<br>3.3 VSB | PU 10 kΩ<br>3.3 VSB |                                                 |
| USB0_HOST_<br>PRSNT | B48   | Module USB client may detect the presence of a USB host on USB0. A high value indicates that a host is present                                                                                   | 1<br>3.3 VSB | PD 1 MΩ             | Not supported                                   |

## Table 23 USB 3.0 Signal Descriptions

| Signal     | Pin # | Description                                                                    | I/O | PU/PD | Comment |
|------------|-------|--------------------------------------------------------------------------------|-----|-------|---------|
| USB_SSRX0+ | C4    | Additional receive signal differential pairs for the Superspeed USB data path  |     |       |         |
| USB_SSRX0- | C3    |                                                                                | I   |       |         |
| USB_SSTX0+ | D4    | Additional transmit signal differential pairs for the Superspeed USB data path | 0   |       |         |
| USB_SSTX0- | D3    |                                                                                | 0   |       |         |
| USB_SSRX1+ | C7    | Additional receive signal differential pairs for the Superspeed USB data path  | I   |       |         |
| USB_SSRX1- | C6    |                                                                                |     |       |         |
| USB_SSTX1+ | D7    | Additional transmit signal differential pairs for the Superspeed USB data path |     |       |         |
| USB_SSTX1- | D6    |                                                                                | 0   |       |         |
| USB_SSRX2+ | C10   | Additional receive signal differential pairs for the Superspeed USB data path  | I   |       |         |
| USB_SSRX2- | C9    |                                                                                | I   |       |         |
| USB_SSTX2+ | D10   | Additional transmit signal differential pairs for the Superspeed USB data path | 0   |       |         |
| USB_SSTX2- | D9    |                                                                                | 0   |       |         |
| USB_SSRX3+ | C13   | Additional receive signal differential pairs for the Superspeed USB data path  |     |       |         |
| USB_SSRX3- | C12   |                                                                                |     |       |         |
| USB_SSTX3+ | D13   | Additional transmit signal differential pairs for the Superspeed USB data path | 0   |       |         |
| USB_SSTX3- | D12   |                                                                                | 0   |       |         |



Table 24 Gigabit Ethernet Signal Descriptions

| Gigabit Ethernet            | Pin #    | Description                         |                                                                                                                                                                                                                                                                                                                                                                                  |                           |                                           | I/O      | PU/PD | Comment       |
|-----------------------------|----------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------|----------|-------|---------------|
| GBE0_MDI0+                  | A13      | Gigabit Ethernet (                  | Controller 0: Media Depe                                                                                                                                                                                                                                                                                                                                                         | ndent Interface Different | ial Pairs 0, 1, 2, 3. The MDI can operate | 1/0      |       |               |
| GBE0_MDI0-                  | A12      | in 1000, 100, and 1                 | 10 Mbps modes. Some pa                                                                                                                                                                                                                                                                                                                                                           | airs are unused in some r | nodes according to the following:         | Analog   |       |               |
| GBE0_MDI1+                  | A10      |                                     | 1000BASE-T                                                                                                                                                                                                                                                                                                                                                                       | 100BASE-TX                | 10BASE-T                                  |          |       |               |
| GBE0_MDI1-                  | A9       | MDI[0]+/-                           | B1_DA+/-                                                                                                                                                                                                                                                                                                                                                                         | TX+/-                     | TX+/-                                     | 1        |       |               |
| GBE0_MDI2+                  | A7       | MDI[1]+/-                           | B1_DB+/-                                                                                                                                                                                                                                                                                                                                                                         | RX+/-                     | RX+/-                                     |          |       |               |
| GBE0_MDI2-<br>GBE0 MDI3+    | A6<br>A3 | MDI[2]+/-                           | B1_DC+/-                                                                                                                                                                                                                                                                                                                                                                         |                           |                                           | 1        |       |               |
| GBE0_MDI3-                  | A2       | MDI[3]+/-                           | B1_DD+/-                                                                                                                                                                                                                                                                                                                                                                         |                           |                                           | 1        |       |               |
| GBE0_ACT#                   | B2       | Gigabit Ethernet (                  | Controller 0 activity indica                                                                                                                                                                                                                                                                                                                                                     | tor, active low           |                                           | OD 3.3 V |       |               |
| GBE0_LINK# 1, 2             | A8       | Gigabit Ethernet (                  | Controller 0 link indicator,                                                                                                                                                                                                                                                                                                                                                     | active low                |                                           | OD 3.3 V |       |               |
| GBE0_LINK100# <sup>2</sup>  | A4       | Gigabit Ethernet (                  | Controller 0 100 Mbps link                                                                                                                                                                                                                                                                                                                                                       | c indicator, active low   |                                           | OD 3.3 V |       |               |
| GBE0_LINK1000# <sup>2</sup> | A5       | Gigabit Ethernet (                  | Controller 0 1000 Mbps lir                                                                                                                                                                                                                                                                                                                                                       | nk indicator, active low  |                                           | OD 3.3 V |       |               |
| GBE0_CTREF                  | A14      | determined by the reference voltage | Reference voltage for Carrier Board Ethernet channel 0 magnetics center tap. The reference voltage is letermined by the requirements of the module PHY and may be as low as 0 V and as high as 3.3 V. The eference voltage output shall be current limited on the module. In the case in which the reference is horted to ground, the current shall be limited to 250 mA or less |                           |                                           |          |       | Not connected |
| GBE0_SDP                    | A49      | Gigabit Ethernet (<br>pps signal    | Gigabit Ethernet Controller 0 Software-Definable Pin. Can also be used for IEEE1588 support such as a 1                                                                                                                                                                                                                                                                          |                           |                                           |          |       | Not connected |



<sup>&</sup>lt;sup>1.</sup> The GBE0\_LINK# output is not active during a 10 Mb connection. It is only active during a 100 Mb or 1 Gb connection. This is a limitation of Ethernet Phy since it only has 3 LED outputs—ACT#, LINK100# and LINK1000#.

Table 25 High Definition Audio Link Signals Descriptions

| Signal                     | Pin #   | Description                                          | I/O     | PU/PD | Comment                              |
|----------------------------|---------|------------------------------------------------------|---------|-------|--------------------------------------|
| HDA_RST# <sup>2</sup>      | A30     | Reset output to codec; active low                    | O 3.3 V |       |                                      |
| HDA_SYNC <sup>2</sup>      | A29     | Sample-synchronization signal to the codec(s)        | O 3.3 V |       |                                      |
| HDA_BITCLK <sup>2</sup>    | A32     | Serial data clock generated by the external codec(s) | O 3.3 V |       |                                      |
| HDA_SDOUT 1, 2             | A33     | Serial TDM data output to the codec                  | O 3.3 V |       | HDA_SDOUT is a bootstrap signal      |
| HDA_SDIN[1:0] <sup>1</sup> | B29-B30 | Serial TDM data inputs from up to three codecs       | I 3.3 V |       | HDA_SDIN2 (pin B28) is not connected |



<sup>&</sup>lt;sup>1</sup> This signal has special functionality during the reset process. It may bootstrap some basic important functions of the module. For more information refer to section 9.2 "Bootstrap Signals".



<sup>2.</sup> AC'97 codecs are not supported.

<sup>&</sup>lt;sup>2</sup> The GBE0\_LINK# signal is a logic AND of the GBE0\_LINK100# and GBE0\_LINK1000# signals on the conga-TS370 module.

### Table 26 LPC Signal Descriptions

| Signal                                          | Pin # | Description                                                                                                                                                                                                                                                                                                                                       | I/O       | PU/PD               | Comment                                                                |
|-------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------|------------------------------------------------------------------------|
| LPC_AD[0:3]/                                    | B4-B7 | LPC Mode: LPC multiplexed address, command and data bus                                                                                                                                                                                                                                                                                           | I/O 3.3 V |                     |                                                                        |
| ESPI_IO [0:3] <sup>2</sup>                      |       | ESPI Mode: eSPI Master Data Input/Outputs. These are bi-directional input/output pins used to transfer data master and slaves. Multiplexed with LPC_AD[0:3]                                                                                                                                                                                       | I/O 1.8 V |                     |                                                                        |
| LPC_FRAME#/                                     | В3    | LPC Mode: LPC Frame indicates the start of a LPC cycle                                                                                                                                                                                                                                                                                            | O 3.3 V   |                     |                                                                        |
| ESPI_CS0# <sup>2</sup>                          |       | ESPI Mode: eSPI Master Chip Select Outputs driving chip Select0#. A low selects a particular eSPI slave for the transaction. Each of the eSPI slaves is connected to a dedicated Chip Select pin                                                                                                                                                  | O 1.8 V   |                     |                                                                        |
| LPC_CLK/                                        | B10   | LPC Mode: LPC clock output, 33MHz                                                                                                                                                                                                                                                                                                                 | O 3.3 V   |                     |                                                                        |
| ESPI_CK <sup>2</sup>                            |       | ESPI MOde: eSPI Master Clock Output: This pin provides the reference timing for all the serial input and output operations                                                                                                                                                                                                                        | O 1.8 V   |                     |                                                                        |
| LPC_DRQ[0:1]#/<br>ESPI_ALERT[0:1]# <sup>2</sup> | B8    | LPC Mode: LPC serial DMA request                                                                                                                                                                                                                                                                                                                  | 13.3 V    | PU 1 KΩ<br>3.3 VSB  |                                                                        |
|                                                 |       | ESPI Mode: eSPI pins used by eSPI slave to request service from the eSPI master                                                                                                                                                                                                                                                                   | I 1.8 V   | PU 1 KΩ<br>1.8 VSB  |                                                                        |
| LPC_SERIRQ/<br>ESPI_CS1# <sup>2</sup>           | A50   | LPC Mode: LPC serial interrupt                                                                                                                                                                                                                                                                                                                    | I/O 3.3 V | PU 10 KΩ<br>3.3 V   |                                                                        |
|                                                 |       | ESPI Mode: eSPI Master Chip Select Outputs driving Chip Select#. A low selects a particular eSPI slave for the transaction. Each of the eSPI slaves is connected to a dedicated Chip Select# pin                                                                                                                                                  | O 1.8 V   |                     |                                                                        |
| SUS_STAT#/<br>ESPI_RESET# <sup>2</sup>          | B18   | LPC Mode: Indicates imminent suspend operation. It is used to notify LPC devices that a low power state will be entered soon. LPC devices may need to preserve memory or isolate outputs during the low power state                                                                                                                               | O 3.3 V   |                     |                                                                        |
|                                                 |       | ESPI Mode: Resets the eSPI interface for both master and slaves. It is typically driven from eSPI master to esPI slaves                                                                                                                                                                                                                           | O 1.8 V   |                     |                                                                        |
| ESPI_EN# <sup>1, 2</sup>                        | B47   | This signal is used by the carrier to indicate the operating mode of the LPC/eSPI bus. If left unconnected on the carrier, LPC mode (default) is selected. If pulled to GND on the carrier, eSPI mode is selected. This signal is pulled to a logic high on the module through a resistor. The carrier should only float this line or pull it low | I         | PU 20 KΩ<br>3.3 VSB | ESPI_EN# is a bootstrap signal.<br>Carrier shall be left as no-connect |

# Note

<sup>&</sup>lt;sup>1.</sup> This signal has special functionality during the reset process. It may bootstrap some basic important functions of the module. For more information refer to section 9.2 "Bootstrap Signals".

<sup>&</sup>lt;sup>2.</sup> The conga-TS370 does not support ESPI mode.

### Table 27 SPI BIOS Flash Interface Signal Descriptions

| Signal                | Pin # | Description                                                                                                                                                           | I/O       | PU/PD               | Comment                                                                    |
|-----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------|----------------------------------------------------------------------------|
| SPI_CS#               | B97   | Chip select for Carrier Board SPI BIOS Flash                                                                                                                          | O 3.3 VSB |                     | Carrier shall pull to SPI_POWER when external SPI is provided but not used |
| SPI_MISO <sup>1</sup> | A92   | Data in to module from carrier board SPI BIOS flash                                                                                                                   | I 3.3 VSB |                     | SPI_MISO is a bootstrap signal (see note below)                            |
| SPI_MOSI <sup>1</sup> | A95   | Data out from module to carrier board SPI BIOS flash                                                                                                                  | O 3.3 VSB |                     | SPI_MOSI is a bootstrap signal (see note below)                            |
| SPI_CLK               | A94   | Clock from module to carrier board SPI BIOS flash                                                                                                                     | O 3.3 VSB |                     |                                                                            |
| SPI_POWER             | A91   | Power source for carrier board SPI BIOS flash. SPI_POWER shall be used to power SPI BIOS flash on the carrier only                                                    | + 3.3 VSB |                     |                                                                            |
| BIOS_DIS0#            | A34   | Selection strap to determine the BIOS boot device                                                                                                                     | I 3.3 VSB | PU 10 KΩ<br>3.3 VSB | Carrier shall be left as no-connect                                        |
| BIOS_DIS1#            | B88   | Selection strap to determine the BIOS boot device. Refer to table 4.13 of the COM Express Module Base Specification 3.0 for strapping options of BIOS disable signals | I 3.3 VSB | PU 10 KΩ<br>3.3 VSB | Carrier shall be left as no-connect                                        |



<sup>1.</sup> These signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 9.2 "Bootstrap Signals".

Table 28 Miscellaneous Signal Descriptions

| Signal                  | Pin # | Description                                                                                                                                                           | I/O           | PU/PD          | Comment                                     |
|-------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|---------------------------------------------|
| I2C_CK                  | B33   | General purpose I <sup>2</sup> C port clock output/input                                                                                                              | I/O 3.3 V     | PU 2K2 3.3 VSB |                                             |
| I2C_DAT                 | B34   | General purpose I <sup>2</sup> C port data I/O line                                                                                                                   | I/O 3.3 V     | PU 2K2 3.3 VSB |                                             |
| SPKR <sup>1</sup>       | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                                                                                           | O 3.3 V       |                | SPKR is a bootstrap signal (see note below) |
| WDT                     | B27   | Output indicating that a watchdog time-out event has occurred                                                                                                         | O 3.3 V       | PD 100 KΩ      |                                             |
| FAN_PWMOUT <sup>2</sup> | B101  | Fan speed control. Uses the Pulse Width Modulation (PWM) technique to control the fan's RPM                                                                           | O OD<br>3.3 V |                |                                             |
| FAN_TACHIN <sup>2</sup> | B102  | Fan tachometer input                                                                                                                                                  | IOD           | PU 10 KΩ 3.3 V | Requires a fan with a two pulse output      |
| TPM_PP                  | A96   | Physical Presence pin of Trusted Platform Module (TPM). Active high. TPM chip has an internal pull-down. This signal is used to indicate Physical Presence to the TPM | I 3.3 V       | PD 1 KΩ        |                                             |



- <sup>1.</sup> This signal has special function during the reset process. For more information, see section 9.2 "Bootstrap Signals".
- <sup>2.</sup> Pins are protected on the module by a series schottky diode.



Table 29 General Purpose I/O Signal Descriptions

| Signal | Pin # | Description                                                                                                 | I/O     | PU/PD          | Comment |
|--------|-------|-------------------------------------------------------------------------------------------------------------|---------|----------------|---------|
| GPO0   | A93   | General purpose output pins Shared with SD_CLK. Output from COM Express, input to SD                        | O 3.3 V |                |         |
| GPO1   | B54   | General purpose output pins Shared with SD_CMD. Output from COM Express, input to SD                        | O 3.3 V |                |         |
| GPO2   | B57   | General purpose output pins Shared with SD_WP. Output from COM Express, input to SD                         | O 3.3 V |                |         |
| GPO3   | B63   | General purpose output pins Shared with SD_CD. Output from COM Express, input to SD                         | O 3.3 V |                |         |
| GPI0   | A54   | General purpose input pins. Pulled high internally on the module Shared with SD_DATA0. Bidirectional signal | I 3.3 V | PU 10 KΩ 3.3 V |         |
| GPI1   | A63   | General purpose input pins. Pulled high internally on the module Shared with SD_DATA1. Bidirectional signal | I 3.3 V | PU 10 KΩ 3.3 V |         |
| GPI2   | A67   | General purpose input pins. Pulled high internally on the module Shared with SD_DATA2. Bidirectional signal | I 3.3 V | PU 10 KΩ 3.3 V |         |
| GPI3   | A85   | General purpose input pins. Pulled high internally on the module Shared with SD_DATA3. Bidirectional signal | I 3.3 V | PU 10 KΩ 3.3 V |         |



The conga-TS370 provides GPIO signals on the COM Express connector by default.

Table 30 Power and System Management Signal Descriptions

| Signal     | Pin # | Description                                                                                                                                                                                                                                                                      | I/O       | PU/PD             | Comment                                |
|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|----------------------------------------|
| PWRBTN#    | B12   | Power button to bring system out of S5 (soft off), active on falling edge Note: For proper detection, assert a pulse width of at least 16 ms.                                                                                                                                    | I 3.3 VSB | PU 100 kΩ 3.3 VSB |                                        |
| SYS_RESET# | B49   | Reset button input. Active low input. Edge triggered System will not be held in hardware reset while this input is kept low Note: For proper detection, assert a pulse width of at least 16 ms.                                                                                  | I 3.3 VSB | PU 10 kΩ 3.3 VSB  |                                        |
| CB_RESET#  | B50   | Reset output from module to Carrier Board. Active low. Issued by module chipset and may result from a low SYS_RESET# input, a low PWR_OK input, a VCC_12V power input that falls below the minimum specification, a watchdog timeout, or may be initiated by the module software | O 3.3 V   | PD 100 kΩ         |                                        |
| PWR_OK     | B24   | Power OK from main power supply. A high value indicates that the power is good                                                                                                                                                                                                   | I 3.3 V   |                   | Set by resistor divider to accept 3.3V |
| SUS_STAT#  | B18   | Indicates imminent suspend operation; used to notify LPC devices                                                                                                                                                                                                                 | O 3.3 VSB |                   |                                        |
| SUS_S3#    | A15   | Indicates system is in Suspend to RAM state. Active-low output. An inverted copy of SUS_S3# on the carrier board (also known as "PS_ON") may be used to enable the non-standby power on a typical ATX power supply                                                               | O 3.3 VSB |                   |                                        |
| SUS_S4#    | A18   | Indicates system is in Suspend to Disk state. Active low output                                                                                                                                                                                                                  | O 3.3 VSB |                   | Not supported                          |
| SUS_S5#    | A24   | Indicates system is in Soft Off state                                                                                                                                                                                                                                            | O 3.3 VSB |                   |                                        |



| Signal              | Pin # | Description                                                                                                                                                                          | I/O        | PU/PD             | Comment |
|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|---------|
| WAKE0#              | B66   | PCI Express wake up signal                                                                                                                                                           | I 3.3 VSB  | PU 1 kΩ 3.3 VSB   |         |
| WAKE1#              | B67   | General purpose wake up signal. May be used to implement wake-up on PS/2 keyboard or mouse activity                                                                                  | I 3.3 VSB  | PU 10 kΩ 3.3 VSB  |         |
| BATLOW#             | A27   | Battery low input. This signal may be driven low by external circuitry to signal that the system battery is low, or may be used to signal some other external power-management event | I 3.3 VSB  | PU 10 kΩ 3.3 VSB  |         |
| LID# 1              | A103  | Lid button. Used by the ACPI operating system for a LID switch Note: For proper detection, assert a pulse width of at least 16 ms.                                                   | I OD 3.3 V | PU 47 kΩ 3.3 VSB  |         |
| SLEEP# <sup>1</sup> | B103  | Sleep button. Used by the ACPI operating system to bring the system to sleep state or to wake it up again  Note: For proper detection, assert a pulse width of at least 16 ms.       | I OD 3.3 V | PU 100 kΩ 3.3 VSB |         |



<sup>&</sup>lt;sup>1.</sup> Pins are protected on the module by a series schottky diode.

### Table 31 Rapid Shutdown Signal Descriptions

| Signal   | Pin # | Description                                                               | I/O     | PU/PD | Comment       |
|----------|-------|---------------------------------------------------------------------------|---------|-------|---------------|
| RAPID_   | C67   | Trigger for Rapid Shutdown. Must be driven to 5V though a <=50 ohm source | I 3.3 V |       | Not connected |
| SHUTDOWN |       | impedance for ≥ 20 µs                                                     |         |       |               |



The conga-TS370 does not support Rapid Shutdown.

Table 32 Thermal Protection Signal Descriptions

| Signal    | Pin # | Description                                                            | I/O     | PU/PD          | Comment |
|-----------|-------|------------------------------------------------------------------------|---------|----------------|---------|
| THRM#     | B35   | Input from off-module temp sensor indicating an over-temp situation    | I 3.3 V | PU 10 kΩ 3.3 V |         |
| THRMTRIP# | A35   | Active low output indicating that the CPU has entered thermal shutdown | O 3.3 V | PU 10 kΩ 3.3 V |         |

Table 33 SMBus Signal Description

| Signal     | Pin # | Description                                                               | I/O         | PU/PD          | Comment |
|------------|-------|---------------------------------------------------------------------------|-------------|----------------|---------|
| SMB_CK     | B13   | System Management Bus bidirectional clock line                            | I/O 3.3 VSB | PU 2k2 3.3 VSB |         |
| SMB_DAT#   | B14   | System Management Bus bidirectional data line                             |             | PU 2k2 3.3 VSB |         |
|            |       |                                                                           | VSB         |                |         |
| SMB_ALERT# |       | System Management Bus Alert – active low input can be used to generate an | I 3.3 VSB   | PU 2k2 3.3 VSB |         |
|            |       | SMI# (System Management Interrupt) or to wake the system                  |             |                |         |



### Table 34 General Purpose Serial Interface Signal Descriptions

| Signal               | Pin # | Description                             | I/O     | PU/PD          | Comment |
|----------------------|-------|-----------------------------------------|---------|----------------|---------|
| SERO_TX 1, 2         | A98   | General purpose serial port transmitter | O 3.3 V |                |         |
| SER1_TX 1,2          | A101  | General purpose serial port transmitter | O 3.3 V |                |         |
| SERO_RX <sup>1</sup> | A99   | General purpose serial port receiver    | 1 3.3 V | PU 47 kΩ 3.3 V |         |
| SER1_RX <sup>1</sup> | A102  | General purpose serial port receiver    | I 3.3 V | PU 47 kΩ 3.3 V |         |



- <sup>1.</sup> Pins are protected on the module by a series schottky diode.
- <sup>2.</sup> Pull-down resistor is required on the carrier board for proper logic level.

Table 35 Module Type Definition Signal Description

| Signal           | Pin #      | Description                                                                                                                                                                                                                                                                                               |                                |                                                   |                                                                                                                                         | I/O | Comment                                                                                                                              |
|------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| TYPE0#<br>TYPE1# | C54<br>C57 |                                                                                                                                                                                                                                                                                                           |                                |                                                   | nted on the module. The pins are tied on 1, these pins are don't care (X)                                                               | PDS | TYPE[0:2]# signals are available on all modules                                                                                      |
| TYPE2# D57       | D57        | TYPE2#                                                                                                                                                                                                                                                                                                    | TYPE1#                         | TYPE0#                                            |                                                                                                                                         | ]   | following the Type 2-6 Pinout                                                                                                        |
|                  |            | X<br>NC<br>NC<br>NC<br>NC<br>GND                                                                                                                                                                                                                                                                          | X NC NC GND GND NC             | X NC GND NC GND NC Tial logic that monitors the m | Pinout Type 1 Pinout Type 2 Pinout Type 3 (no IDE) Pinout Type 4 (no PCI) Pinout Type 5 (no IDE, no PCI) Pinout Type 6 (no IDE, no PCI) |     | The conga-TS370 is based on the COM Express Type 6 pinout therefore the pins 0 and 1 are not connected and pin 2 is connected to GND |
|                  |            | The Carrier Board should implement combinatorial logic that monitors the module TYPE pins and keeps power off (e.g deactivates the ATX_ON signal for an ATX power supply) if an incompatible module pin-out type is detected. The Carrier Board logic may also implement a fault indicator such as an LED |                                |                                                   |                                                                                                                                         |     |                                                                                                                                      |
| TYPE10#          | A97        | Dual use pin. Indicat module is installed                                                                                                                                                                                                                                                                 | es to the carrier board that a | a Type 10 module is installed                     | Indicates to the carrier that a Rev. 1.0/2.0                                                                                            | PDS | Not connected to indicate "Pinout R2.0"                                                                                              |
|                  |            | TYPE10#                                                                                                                                                                                                                                                                                                   |                                |                                                   |                                                                                                                                         |     |                                                                                                                                      |
|                  |            | NC<br>PD<br>12V                                                                                                                                                                                                                                                                                           |                                | Pinout R2.0<br>Pinout Type 10 p<br>Pinout R1.0    | ull down to ground with 4.7k resistor                                                                                                   |     |                                                                                                                                      |
|                  |            | is defined as a no-co                                                                                                                                                                                                                                                                                     | onnect for Types 1-6. A carrie | r can detect a R1.0 module k                      | ct to other VCC_12V pins. In R2.0 this pin by the presence of 12 V on this pin. R2.0 to ground through a 4.7 $k\Omega$ resistor         |     |                                                                                                                                      |



Table 36 Power and GND Signal Descriptions

| Signal     | Pin #                                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                         | I/O | PU/PD | Comment |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|
| VCC_12V    | A104-A109<br>B104-B109<br>C104-C109<br>D104-D109                                                                                                                                                                                                                                                                                                                           | Primary power input: +12V nominal. All available VCC_12V pins on the connector(s) shall be used                                                                                                                                                     | Р   |       |         |
| VCC_5V_SBY | B84-B87                                                                                                                                                                                                                                                                                                                                                                    | Standby power input: +5.0V nominal. If VCC5_SBY is used, all available VCC_5V_SBY pins on the connector(s) shall be used. Only used for standby and suspend functions. May be left unconnected if these functions are not used in the system design | Р   |       |         |
| VCC_RTC    | A47                                                                                                                                                                                                                                                                                                                                                                        | Real-time clock circuit-power input. Nominally +3.0V.                                                                                                                                                                                               | Р   |       |         |
| GND        | A1, A11, A21, A31, A41, A51, A57, A60, A66, A70, A80, A90, A100, A110, B1, B11, B21, B31, B41, B51, B60, B70, B80, B90, B100, B110 C1, C2, C5, C8, C11, C14, C21, C31, C41, C51, C60, C70, C73, C76, C80, C84, C87, C90, C93, C96, C100, C103, C110, D1, D2, D5, D8, D11, D14, D21, D31, D41, D51, D60, D67, D70, D73, D76, D80, D84, D87, D90, D93, D96, D100, D103, D110 | Ground - DC power and signal and AC signal return path All available GND connector pins shall be used and tied to Carrier Board GND plane                                                                                                           | P   |       |         |

# 9.2 Bootstrap Signals

Table 37 Bootstrap Signal Descriptions

| Signal             | Pin # | Description of Bootstrap Signal                                                                     | I/O                        | PU/PD            | Comment  |
|--------------------|-------|-----------------------------------------------------------------------------------------------------|----------------------------|------------------|----------|
| HDA_SDOUT          | A33   | High Definition Audio Serial Data Output                                                            | O 3.3 VSB                  | PU 1 kΩ 3.3 VSB  |          |
| SPKR               | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                         |                            |                  |          |
| PEG_LAN_RV#        | D54   | PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order |                            | PU 10 kΩ 3.3 V   |          |
| ESPI_EN#           | B47   | Used by the carrier to indicate the operating mode of the LPC/eSPI bus                              |                            | PU 20 kΩ 3.3 VSB |          |
| SPI_MISO           | A92   | Data in to module from carrier board SPI BIOS flash I 3.3 VSB                                       |                            |                  |          |
| SPI_MOSI           | A95   | Data out from module to carrier board SPI BIOS flash O 3.3 VSB                                      |                            |                  |          |
| BIOS_DISO#         | A34   | Selection strap to determine the BIOS boot device                                                   | I 3.3 VSB PU 10 kΩ 3.3 VSB |                  |          |
| BIOS_DIS1#         | B88   | Selection strap to determine the BIOS boot device                                                   | I 3.3 VSB                  | PU 10 kΩ 3.3 VSB |          |
| DDI1_CTRLDATA_AUX- | D16   | Multiplexed with DP1_AUX- and HDMI1_CTRLDATA PU 100 k                                               |                            | PU 100 kΩ 3.3 V  | :Ω 3.3 V |
| DP1_AUX-           |       | DP AUX- function if DDI1_DDC_AUX_SEL is no connect                                                  | I/O PCIE                   |                  |          |
| HDMI1_CTRLDATA     |       | HDMI/DVI I2C CTRLDATA if DDI1_DDC_AUX_SEL is pulled high                                            | I/O OD 3.3 V               |                  |          |
| DDI2_CTRLDATA_AUX- | C33   | Multiplexed with DP2_AUX- and HDMI2_CTRLDATA                                                        |                            | PU 100 kΩ 3.3 V  |          |
| DP2_AUX-           |       | DP AUX- function if DDI2_DDC_AUX_SEL is no connect                                                  | I/O PCIE                   |                  |          |
| HDMI2_CTRLDATA     |       | HDMI/DVI I2C CTRLDATA if DDI2_DDC_AUX_SEL is pulled high                                            | I/O OD 3.3 V               |                  |          |
| DDI3_CTRLDATA_AUX- | C37   | Multiplexed with DP3_AUX- and HDMI3_CTRLDATA                                                        |                            | PU 100 kΩ 3.3 V  |          |
| DP3_AUX-           |       | DP AUX- function if DDI3_DDC_AUX_SEL is no connect                                                  | I/O PCIE                   |                  |          |
| HDMI3_CTRLDATA     |       | HDMI/DVI I2C CTRLDATA if DDI3_DDC_AUX_SEL is pulled high                                            | I/O OD 3.3 V               |                  |          |



#### Caution

- 1. The signals listed in the table above are used as chipset configuration straps during system reset. In this condition (during reset), they are inputs that are pulled to the correct state by either COM Express™ internally implemented resistors or chipset internally implemented resistors that are located on the module.
- 2. No external DC loads or external pull-up or pull-down resistors should change the configuration of the signals listed in the above table. External resistors may override the internal strap states and cause the COM Express™ module to malfunction and/or cause irreparable damage to the module.



# 10 System Resources

## 10.1 I/O Address Assignment

The I/O address assignment of the conga-TS370 module is functionally identical with a standard PC/AT.



The BIOS assigns PCI and PCI Express I/O resources from FFF0h downwards. Non PnP/PCI/PCI Express compliant devices must not consume I/O resources in that area.

### 10.1.1 LPC Bus

On the conga-TS370 the PCIExpress Bus acts as the subtractive decoding agent. All I/O cycles that are not positively decoded are forwarded to the PCI Bus not the LPC Bus. Only specified I/O ranges are forwarded to the LPC Bus. In the congatec Embedded BIOS the following I/O address ranges are sent to the LPC Bus:

2Eh – 2Fh 4Eh – 4Fh 60h, 64h A00h – A1Fh E00h - EFFh (always used internally)

Parts of these ranges are not available if a Super I/O is used on the carrier board. If a Super I/O is not implemented on the carrier board then these ranges are available for customer use. If you require additional LPC Bus resources other than those mentioned above, or more information about this subject, contact congatec technical support for assistance.

# 10.2 PCI Configuration Space Map

Table 38 PCI Configuration Space Map

| Bus Number (hex) | Device Number (hex) | Function Number (hex) | Description                                    |  |
|------------------|---------------------|-----------------------|------------------------------------------------|--|
| 00h              | 00h                 | 00h                   | HOST and DRAM Controller                       |  |
| 00h (Note2)      | 01h                 | 00h                   | PCI Express Graphic Root Port 0                |  |
| 00h (Note2)      | 01h                 | 01h                   | PCI Express Graphic Root Port 1                |  |
| 00h (Note2)      | 01h                 | 02h                   | PCI Express Graphic Root Port 2                |  |
| 00h              | 02h                 | 00h                   | Integrated Graphics Device                     |  |
| 00h              | 08h                 | 00h                   | Gaussian Mixture Model Device                  |  |
| 00h              | 12h                 | 00h                   | Thermal Subsystem                              |  |
| 00h              | 14h                 | 00h                   | USB 3.0 xHCl Controller                        |  |
| 00h              | 14h                 | 02h                   | RAM Controller                                 |  |
| 00h              | 14h                 | 05h                   | SD Card Controller                             |  |
| 00h ( Note1)     | 16h                 | 00h                   | Management Engine (ME) Interface 1             |  |
| 00h ( Note1)     | 16h                 | 01h                   | Intel ME Interface 2                           |  |
| 00h ( Note1)     | 16h                 | 02h                   | ME IDE Redirection (IDE-R) Interface           |  |
| 00h ( Note1)     | 16h                 | 03h                   | ME Keyboard and Text (KT) Redirection          |  |
| 00h ( Note1)     | 16h                 | 04h                   | Intel ME Interface 3                           |  |
| 00h ( Note1)     | 16h                 | 05h                   | Intel ME Interface 4                           |  |
| 00h              | 17h                 | 00h                   | SATA Controller                                |  |
| 00h              | 1Bh                 | 00h                   | Not connected (PCI Express Root Port)          |  |
| 00h (Note2)      | 1Bh                 | 04h                   | PCI Express Root Port 4                        |  |
| 00h (Note2)      | 1Bh                 | 05h                   | PCI Express Root Port 5                        |  |
| 00h (Note2)      | 1Bh                 | 06h                   | PCI Express Root Port 6                        |  |
| 00h (Note2)      | 1Bh                 | 07h                   | PCI Express Root Port 7                        |  |
| 00h (Note2)      | 1Dh                 | 00h                   | PCI Express Root Port 0                        |  |
| 00h (Note2)      | 1Dh                 | 01h                   | PCI Express Root Port 1                        |  |
| 00h (Note2)      | 1Dh                 | 02h                   | PCI Express Root Port 2                        |  |
| 00h (Note2)      | 1Dh                 | 03h                   | PCI Express Root Port 3                        |  |
| 00h              | 1Fh                 | 00h                   | PCI to LPC Bridge                              |  |
| 00h              | 1Fh                 | 03h                   | Intel® High Definition Audio (Intel® HD Audio) |  |
| 00h              | 1Fh                 | 04h                   | SMBus Controller                               |  |
| 00h              | 1Fh                 | 05h                   | SPI Controller                                 |  |



| 00h         | 1Fh | 06h | GbE Controller                              |
|-------------|-----|-----|---------------------------------------------|
| 01h (Note3) | 00h | 00h | PCIe Device Connected to PEG Root Port 0    |
| 02h (Note3) | 00h | 00h | PCIe Device Connected to PEG Root Port 1    |
| 03h (Note3) | 00h | 00h | PCIe Device Connected to PEG Root Port 2    |
| 04h (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 0 |
| 05h (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 1 |
| 06h (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 2 |
| 07h (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 3 |
| 08h (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 4 |
| 09h (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 5 |
| 0Ah (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 6 |
| 0Bh (Note3) | 00h | 00h | PCIe Device Connected to PCI Express Port 7 |



- 1. In the standard configuration, the Intel Management Engine (ME) related devices are partly present or not present at all.
- 2. The PCI Express Ports are visible only if a device is attached to the PCI Express Slot on the carrier board.
- 3. The table represents a case when a single function PCI/PCIe device is connected to all possible root ports (PEG: in x8 + x4 + x4; PCH: in 8 x1) on the carrier board. The given bus numbers will change based on actual hardware configuration.
- 4. Internal PCI devices not connected to the conga-TS370 are not listed.

### 10.3 $I^2C$

There are no onboard resources connected to the I<sup>2</sup>C bus. Address 16h is reserved for congatec Battery Management solutions.

### 10.4 SMBus

SMBus signals are connected to the Intel® chipset. The SMBus is not intended to be used by off-board non-system management devices. For more information about this subject, contact congatec technical support.



# 11 BIOS Setup Description

The BIOS setup description of the conga-TS370 can be viewed without having access to the module. However, access to the restricted area of the congatec website is required in order to download the necessary tool (CgMlfViewer) and Menu Layout File (MLF).

The MLF contains the BIOS setup description of a particular BIOS revision. The MLF can be viewed with the CgMlfViewer tool. This tool offers a search function to quickly check for supported BIOS features. It also shows where each feature can be found in the BIOS setup menu.

For more information, read the application note "AN42 - BIOS Setup Description" available at www.congatec.com.



If you do not have access to the restricted area of the congatec website, contact your local congatec sales representative.

## 11.1 Navigating the BIOS Setup Menu

The BIOS setup menu shows the features and options supported in the congatec BIOS. To access and navigate the BIOS setup menu, press the <DEL> or <F2> key during POST. The right frame displays the key legend. Above the key legend is an area reserved for text messages. These text messages explain the options and the possible impacts when changing the selected option in the left frame.

### 11.2 BIOS Versions

The BIOS displays the BIOS project name and the revision code during POST, and on the main setup screen. The initial production BIOS for conga-TS370 is identified as BQCOR1xx, where:

- R is the identifier for a BIOS ROM file,
- 1 is the feature number and
- xx is the major and minor revision number.

The conga-TS370 BIOS binary size is 32 MB.



## 11.3 Updating the BIOS

BIOS updates are recommended to correct platform issues or enhance the feature set of the module. The conga-TS370 features a congatec/ AMI AptioEFI firmware on an onboard flash ROM chip. You can update the firmware with the congatec System Utility. The utility has five versions— UEFI shell, DOS based command line<sup>1</sup>, Win32 command line, Win32 GUI, and Linux version.

For more information about "Updating the BIOS" refer to the user's guide for the congatec System Utility "CGUTLm1x.pdf" on the congatec website at www.congatec.com.



<sup>1.</sup> Deprecated.



#### Caution

The DOS command line tool is not officially supported by congatec and therefore not recommended for critical tasks such as firmware updates. We recommend to use only the UEFI shell for critical updates.

## 11.3.1 Updating from External Flash

For instructions on how to update the BIOS from external flash, refer to the AN7\_External\_BIOS\_Update.pdf application note on the congatec website at http://www.congatec.com.

## 11.4 Supported Flash Devices

The conga-TS370 supports Macronix MX25L25645G (32 MB). The flash device can be used on the carrier board to support external BIOS. For more information about external BIOS support, refer to the Application Note "AN7\_External\_BIOS\_Update.pdf" on the congatec website at http://www.congatec.com.

