



# COM Express<sup>™</sup> conga-BM67/BS67

2nd Generation Intel<sup>®</sup> Core<sup>™</sup> i7, i5, i3 or Celeron<sup>®</sup> processor with an Intel<sup>®</sup> 6 Series QM67 chipset



User's Guide

Revision 1.1



# **Revision History**

| Revision | Date (yyyy.mm.dd) | Author | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1      | 2011.09.30        | GDA    | Preliminary release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0.2      | 2012.06.01        | GDA    | <ul> <li>Added power numbers. Corrected description of KBD_A20GATE pin A87 in table 13 "Miscellaneous Signal Descriptions." It was stated that this signal should be pulled low on the module but the correct statement is that the signal should be pulled high on the module.</li> <li>Updated section 9 "BIOS Setup Description".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.0      | 2012.12.07        | AEM    | <ul> <li>Corrected and updated the power consumption tables in section 1.6 "Power Consumption".</li> <li>Changed maximum torque rating for heatspreader screws in section 3.1 "Heatspreader Dimensions" and added a caution statement.</li> <li>Added caution statement about the use of heatspreaders and cooling solutions for PN: 046151 to section 3 "Heatspreader".</li> <li>Added note about the limitation of ethernet controller in section 4.1.4 "Gigabit Ethernet" and in table 4 of section 7.1 "A-B Connector Signal Description". Updated section 4.1.12 "Power Control".</li> <li>Corrected pins C97 and D83 signal names to DDPD_CTRLCLK and DDPD_CTRLDATA respectively in section 7.4 "C-D Connector Pinout".</li> <li>Updated section 9 "BIOS Setup Description".</li> <li>Corrected the pull up (PU) values in table 13 "Miscellaneous Signal Descriptions".</li> <li>Deleted the menu bar chipset column and the F7 key option in section 9.2 "Setup Menu and Navigation".</li> <li>Deleted the power column in section 9.4 "Advanced Setup".</li> <li>Official release</li> </ul> |
| 1.1      | 2013.04.24        | AEM    | <ul> <li>Added section 1 "Introduction". Moved COM Express™ Concept and Options Information to section 1 "Introduction".</li> <li>Added Microsoft Windows 8 support in section 2.2 "Supported Operating System".</li> <li>Added note about independent displays supported in sections 5.2.2 "SDVO", 5.2.3 "HDMI" and 5.2.4 "DisplayPort"</li> <li>Deleted the comment "Connect to CB_RESET#" in table 7 "ExpressCard Support Pins Signal Description".</li> <li>Updated section 10 "BIOS Setup Description".</li> <li>Added the size of the BIOS binary in section 11 "Additional BIOS Features". Added section 11.1 "Supported Flash Devices".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                            |



## **Preface**

This user's guide provides information about the components, features, connectors and BIOS Setup menus available on the conga-BM67/BS67. It is one of three documents that should be referred to when designing a COM Express<sup>™</sup> application. The other reference documents that should be used include the following:

COM Express<sup>™</sup> Design Guide COM Express<sup>™</sup> Specification

The links to these documents can be found on the congatec AG website at www.congatec.com

## **Disclaimer**

The information contained within this user's guide, including but not limited to any product specification, is subject to change without notice.

congatec AG provides no warranty with regard to this user's guide or any other information contained herein and hereby expressly disclaims any implied warranties of merchantability or fitness for any particular purpose with regard to any of the foregoing. congatec AG assumes no liability for any damages incurred directly or indirectly from any technical or typographical errors or omissions contained herein or for discrepancies between the product and the user's guide. In no event shall congatec AG be liable for any incidental, consequential, special, or exemplary damages, whether based on tort, contract or otherwise, arising out of or in connection with this user's guide or any other information contained herein or the use thereof.

### **Intended Audience**

This user's guide is intended for technically qualified personnel. It is not intended for general audiences.

## Lead-Free Designs (RoHS)

All congatec AG designs are created from lead-free components and are completely RoHS compliant.

## **Electrostatic Sensitive Device**



All congatec AG products are electrostatic sensitive devices and are packaged accordingly. Do not open or handle a congatec AG product except at an electrostatic-free workstation. Additionally, do not ship or store congatec AG products near strong electrostatic, electromagnetic, magnetic, or radioactive fields unless the device is contained within its original manufacturer's packaging. Be aware that failure to comply with these guidelines will void the congatec AG Limited Warranty.



## **Symbols**

The following symbols are used in this user's guide:



Warnings indicate conditions that, if not observed, can cause personal injury.



Cautions warn the user about how to prevent damage to hardware or loss of data.



Notes call attention to important information that should be observed.

## Terminology

| Term   | Description                         |
|--------|-------------------------------------|
| GB     | Gigabyte (1,073,741,824 bytes)      |
| GHz    | Gigahertz (one billion hertz)       |
| kВ     | Kilobyte (1024 bytes)               |
| MB     | Megabyte (1,048,576 bytes)          |
| Mbit   | Megabit (1,048,576 bits)            |
| kHz    | Kilohertz (one thousand hertz)      |
| MHz    | Megahertz (one million hertz)       |
| TDP    | Thermal Design Power                |
| PCle   | PCI Express                         |
| SATA   | Serial ATA                          |
| PEG    | PCI Express Graphics                |
| PCH    | Platform Controller Hub             |
| PATA   | Parallel ATA                        |
| Т.О.М. | Top of memory = max. DRAM installed |
| HDA    | High Definition Audio               |
| I/F    | Interface                           |
| N.C.   | Not connected                       |
| N.A.   | Not available                       |
| TBD    | To be determined                    |



### **Trademarks**

Product names, logos, brands, and other trademarks featured or referred to within this user's guide, or the congatec website, are the property of their respective trademark holders. These trademark holders are not affiliated with congatec AG, our products, or our website.

### Warranty

congatec AG makes no representation, warranty or guaranty, express or implied regarding the products except its standard form of limited warranty ("Limited Warranty"). congatec AG may in its sole discretion modify its Limited Warranty at any time and from time to time.

Beginning on the date of shipment to its direct customer and continuing for the published warranty period, congatec AG represents that the products are new and warrants that each product failing to function properly under normal use, due to a defect in materials or workmanship or due to non conformance to the agreed upon specifications, will be repaired or exchanged, at congatec AG's option and expense.

Customer will obtain a Return Material Authorization ("RMA") number from congatec AG prior to returning the non conforming product freight prepaid. congatec AG will pay for transporting the repaired or exchanged product to the customer.

Repaired, replaced or exchanged product will be warranted for the repair warranty period in effect as of the date the repaired, exchanged or replaced product is shipped by congatec AG, or the remainder of the original warranty, whichever is longer. This Limited Warranty extends to congatec AG's direct customer only and is not assignable or transferable.

Except as set forth in writing in the Limited Warranty, congatec AG makes no performance representations, warranties, or guarantees, either express or implied, oral or written, with respect to the products, including without limitation any implied warranty (a) of merchantability, (b) of fitness for a particular purpose, or (c) arising from course of performance, course of dealing, or usage of trade.

congatec AG shall in no event be liable to the end user for collateral or consequential damages of any kind. congatec AG shall not otherwise be liable for loss, damage or expense directly or indirectly arising from the use of the product or from any other cause. The sole and exclusive remedy against congatec AG, whether a claim sound in contract, warranty, tort or any other legal theory, shall be repair or replacement of the product only



### Certification

congatec AG is certified to DIN EN ISO 9001 standard.

## **Technical Support**

congatec AG technicians and engineers are committed to providing the best possible technical support for our customers so that our products can be easily used and implemented. We request that you first visit our website at www.congatec.com for the latest documentation, utilities and drivers, which have been made available to assist you. If you still require assistance after visiting our website then contact our technical support department by email at support@congatec.com

MOODY



# **Contents**

| 1      | INTRODUCTION                                                                                     |
|--------|--------------------------------------------------------------------------------------------------|
| 2      | Specifications12                                                                                 |
| 2.1    | Feature List                                                                                     |
| 2.2    | Supported Operating Systems13                                                                    |
| 2.3    | Mechanical Dimensions 13                                                                         |
| 2.4    | Socketed Variant of conga-BM6714                                                                 |
| 2.5    | Supply Voltage Standard Power 15                                                                 |
| 2.5.1  | Electrical Characteristics15                                                                     |
| 2.5.2  | Rise Time 15                                                                                     |
| 2.6    | Power Consumption16                                                                              |
| 2.6.1  | conga-BM67 Intel <sup>®</sup> Core™ i7-2710QE 2.1 GHz 6MB Cache 17                               |
| 2.6.2  | conga-BM67 Intel <sup>®</sup> Core™ i5-2510E 2.5 GHz 3MB Cache 17                                |
| 2.6.3  | conga-BM67 Intel <sup>®</sup> Core™ i3-2330E 2.13 GHz 3MB Cache 18                               |
| 2.6.4  | conga-BM67 Intel <sup>®</sup> Celeron <sup>®</sup> B810 1.6 GHz 4MB Cache 18                     |
| 2.6.5  | conga-BS67 Intel <sup>®</sup> Core™ i7-2655LE 2.2 GHz 4MB Cache 18                               |
| 2.6.6  | conga-BS67 Intel <sup>®</sup> Core™ i7-2610UE 1.5 GHz 4MB Cache 19                               |
| 2.6.7  | conga-BS67 Intel <sup>®</sup> Core <sup>™</sup> i3-2340UE 1.3 GHz 3MB Cache 19                   |
| 2.6.8  | conga-BS67 Intel <sup>®</sup> Celeron <sup>®</sup> 847E 1.1 GHz 2 Core <sup>™</sup> 2MB Cache 19 |
| 2.6.9  | conga-BS67 Intel <sup>®</sup> Celeron <sup>®</sup> 827E 1.4 GHz 2 Core™ 1.5MB<br>Cache           |
| 2.6.10 | conga-TS67 Intel <sup>®</sup> Celeron <sup>®</sup> 807UE 1.0 GHz 1 Core™ 1.0MB                   |
| 2.7    | Cache                                                                                            |
| 2.7.1  | CMOS Battery Power Consumption                                                                   |
| 2.7.1  | Environmental Specifications                                                                     |
|        |                                                                                                  |
| 3      | Block Diagram22                                                                                  |
| 4      | Heatspreader                                                                                     |
| 4.1    | Heatspreader Dimensions24                                                                        |
| 4.2    | Heatspreader Thermal Imagery25                                                                   |
| 5      | Connector Subsystems Rows A, B, C, D26                                                           |

| 5.1    | Primary Connector Rows A and B              | 27 |
|--------|---------------------------------------------|----|
| 5.1.1  | Serial ATA™ (SATA)                          | 27 |
| 5.1.2  | USB 2.0                                     | 27 |
| 5.1.3  | High Definition Audio (HDA) Interface       | 27 |
| 5.1.4  | Gigabit Ethernet                            |    |
| 5.1.5  | LPC Bus                                     | 28 |
| 5.1.6  | I <sup>2</sup> C Bus                        | 28 |
| 5.1.7  | PCI Express <sup>™</sup>                    |    |
| 5.1.8  | ExpressCard <sup>™</sup>                    | 28 |
| 5.1.9  | Graphics Output (VGA/CRT)                   | 28 |
| 5.1.10 | LCD                                         |    |
| 5.1.11 | TV-Out                                      | 29 |
| 5.1.12 | Power Control                               | 29 |
| 5.1.13 | Power Management                            |    |
| 5.2    | Secondary Connector Rows C and D            | 32 |
| 5.2.1  | PCI Express Graphics (PEG)                  | 32 |
| 5.2.2  | SDVO.                                       | 32 |
| 5.2.3  | HDMI                                        | 32 |
| 5.2.4  | DisplayPort (DP)                            | 33 |
| 5.2.5  | PCI Bus                                     | 33 |
| 5.2.6  | IDE (PATA)                                  | 33 |
| 6      | Additional Features                         | 31 |
| 0      |                                             |    |
| 6.1    | congatec Board Controller (cBC)             |    |
| 6.2    | Board Information                           | 34 |
| 6.3    | Watchdog                                    | 34 |
| 6.4    | I <sup>2</sup> C Bus                        |    |
| 6.5    | Power Loss Control                          |    |
| 6.6    | Embedded BIOS                               | 35 |
| 6.6.1  | CMOS Backup in Non Volatile Memory          |    |
| 6.6.2  | OEM CMOS Default Settings and OEM BIOS Logo |    |
| 6.6.3  | OEM BIOS Code                               |    |
| 6.6.4  | congatec Battery Management Interface       | 36 |
| 6.6.5  | API Support (CGOS/EAPI)                     | 36 |
| 6.7    | Security Features                           | 37 |



| 6.8                                                                                          | Suspend to Ram                                                                                                                                                                                           | 37                                                                                                                     |
|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| 7                                                                                            | conga Tech Notes                                                                                                                                                                                         | 38                                                                                                                     |
| 7.1<br>7.2<br>7.2.1<br>7.2.2<br>7.3<br>7.3.1<br>7.3.2<br>7.3.3<br>7.3.4<br>7.4<br>7.5<br>7.6 | Intel Turbo Boost 2<br>Intel® Matrix Storage Technology                                                                                                                                                  | <ol> <li>39</li> <li>39</li> <li>39</li> <li>39</li> <li>40</li> <li>40</li> <li>41</li> <li>42</li> <li>44</li> </ol> |
| 8                                                                                            | Signal Descriptions and Pinout Tables                                                                                                                                                                    | 46                                                                                                                     |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5                                                              | A-B Connector Signal Descriptions.<br>A-B Connector Pinout<br>C-D Connector Signal Descriptions<br>C-D Connector Pinout.<br>Boot Strap Signals                                                           | 56<br>58<br>70                                                                                                         |
| 9                                                                                            | System Resources                                                                                                                                                                                         | 73                                                                                                                     |
| 9.1<br>9.2<br>9.2.1<br>9.3<br>9.4<br>9.5<br>9.6<br>9.7<br>9.8                                | System Memory Map<br>I/O Address Assignment<br>LPC Bus<br>Interrupt Request (IRQ) Lines<br>PCI Configuration Space Map<br>PCI Interrupt Routing Map<br>PCI Bus Masters<br>I <sup>2</sup> C Bus<br>SM Bus | 73<br>74<br>74<br>76<br>77<br>78<br>78                                                                                 |
| 10                                                                                           | BIOS Setup Description                                                                                                                                                                                   | 79                                                                                                                     |
| 10.1<br>10.1.1<br>10.2<br>10.3                                                               | Entering the BIOS Setup Program<br>Boot Selection Popup<br>Setup Menu and Navigation<br>Main Setup Screen                                                                                                | 79<br>79                                                                                                               |

| 10.3.1    | Platform Information                        | . 81 |
|-----------|---------------------------------------------|------|
| 10.4      | Advanced Setup                              | . 81 |
| 10.4.1    | Graphics Configuration Submenu              | . 82 |
| 10.4.2    | Watchdog Configuration Submenu              | . 84 |
| 10.4.3    | Hardware Health Monitoring                  | . 85 |
| 10.4.4    | PCI & PCI Express Configuration Submenu     | . 86 |
| 10.4.4.1  | PIRQ Routing & IRQ Reservation Submenu      | . 88 |
| 10.4.4.2  | PCI Express Port Submenu                    | . 88 |
| 10.4.5    | ACPI Configuration Submenu                  |      |
| 10.4.6    | RTC Wake Settings Submenu                   |      |
| 10.4.7    | Trusted Computing Configuration Submenu     |      |
| 10.4.8    | CPU Configuration Submenu                   | . 90 |
| 10.4.9    | Chipset Configuration Submenu               |      |
| 10.4.10   | SATA/PATA Configuration Submenu             |      |
| 10.4.11   | Intel TXT(LT) Configuration Submenu         |      |
| 10.4.12   | ME Firmware Configuration Submenu           |      |
| 10.4.13   | ME/AMT Configuration Submenu                |      |
| 10.4.14   | USB Configuration Submenu                   |      |
| 10.4.14.1 | Per Port Legacy USB Support Control Submenu |      |
| 10.4.15   | Super I/O Configuration Submenu             |      |
| 10.4.16   | Serial Port Console Redirection Submenu     |      |
| 10.4.16.1 | Console Redirection Settings Submenu        |      |
| 10.5      | Boot Setup                                  |      |
| 10.5.1    | Boot Settings Configuration                 |      |
| 10.5.1.1  | USB Boot Control Submenu                    |      |
| 10.6      | Security Setup                              |      |
| 10.6.1    | Security Settings                           |      |
| 10.6.2    | Hard Disk Security                          |      |
| 10.6.3    | Save & Exit Menu                            | 100  |
| 11        | Additional BIOS Features                    | 101  |
| 11.1      | Supported Flash Devices                     | 101  |
| 11.2      | Updating the BIOS                           | 101  |
| 11.3      | BIOS Security Features                      |      |
| 11.4      | Hard Disk Security Features                 |      |
| 12        | Industry Specifications                     |      |
|           |                                             | 103  |



# **List of Tables**

| Table 1  | Feature Summary                                        | 12 |
|----------|--------------------------------------------------------|----|
| Table 2  | Signal Tables Terminology Descriptions                 | 46 |
| Table 3  | Intel® High Definition Audio Link Signals Descriptions | 47 |
| Table 4  | Gigabit Ethernet Signal Descriptions                   | 48 |
| Table 5  | Serial ATA Signal Descriptions                         | 49 |
| Table 6  | PCI Express Signal Descriptions (general purpose)      | 50 |
| Table 7  | ExpressCard Support Pins Signal Descriptions           | 50 |
| Table 8  | LPC Signal Descriptions                                | 51 |
| Table 9  | USB Signal Descriptions                                | 51 |
| Table 10 | CRT Signal Descriptions                                | 52 |
| Table 11 | LVDS Signal Descriptions                               | 52 |
| Table 12 | SPI BIOS Flash Interface Signal Descriptions           | 53 |
| Table 13 | Miscellaneous Signal Descriptions                      |    |
| Table 14 | General Purpose I/O Signal Descriptions                |    |
| Table 15 | Power and System Management Signal Descriptions        |    |
| Table 16 | Power and GND Signal Descriptions                      |    |
| Table 17 | Connector A-B Pinout                                   | 56 |
| Table 18 | PCI Signal Descriptions                                | 58 |
| Table 19 | IDE Signal Descriptions                                | 60 |
| Table 20 | PCI Express Signal Descriptions (x16 Graphics)         |    |
| Table 21 | SDVO Signal Descriptions                               |    |
| Table 22 | HDMI Signal Descriptions                               |    |
| Table 23 | DisplayPort (DP) Signal Descriptions                   |    |
| Table 24 | Module Type Definition Signal Description              | 68 |
| Table 25 | Power and GND Signal Descriptions                      |    |
| Table 26 | Miscellaneous Signal Descriptions                      |    |
| Table 27 | Connector C-D Pinout                                   | 70 |
| Table 28 | Boot Strap Signal Descriptions                         | 72 |
| Table 29 | Memory Map                                             | 73 |
| Table 30 | I/O Address Assignment                                 |    |
| Table 31 | IRQ Lines in PIC mode                                  | 74 |
| Table 32 | IRQ Lines in APIC mode                                 |    |
| Table 33 | PCI Configuration Space Map                            |    |
| Table 34 | PCI Interrupt Routing Map                              | 77 |



# 1 INTRODUCTION

## COM Express<sup>™</sup> Concept

COM Express<sup>™</sup> is an open industry standard defined specifically for COMs (computer on modules). It's creation provides the ability to make a smooth transition from legacy interfaces to the newest technologies available today. COM Express<sup>™</sup> modules are available in following form factors:

- Compact 95mm x 95mm
- Basic 125mm x 95mm
- Extended 155mm x 110mm

The COM Express<sup>™</sup> specification 2.0 defines seven different pinout types.

| Types   | Connector Rows | PCI Express Lanes | PCI    | IDE Channels | LAN ports |
|---------|----------------|-------------------|--------|--------------|-----------|
| Type 1  | A-B            | Up to 6           |        |              | 1         |
| Type 2  | A-B C-D        | Up to 22          | 32 bit | 1            | 1         |
| Туре 3  | A-B C-D        | Up to 22          | 32 bit |              | 3         |
| Type 4  | A-B C-D        | Up to 32          |        | 1            | 1         |
| Type 5  | A-B C-D        | Up to 32          |        |              | 3         |
| Туре 6  | A-B C-D        | Up to 24          |        |              | 1         |
| Type 10 | A-B            | Up to 4           |        |              | 1         |

conga-BM67/BS67 modules utilize the Type 2 pinout definition. They are equipped with two high performance connectors that ensure stable data throughput.

The COM (computer on module) integrates all the core components and is mounted onto an application specific carrier board. COM modules are a legacy-free design (no Super I/O, PS/2 keyboard and mouse) and provide most of the functional requirements for any application. These functions include, but are not limited to a rich complement of contemporary high bandwidth serial interfaces such as PCI Express, Serial ATA, USB 2.0, and Gigabit Ethernet. The Type 2 pinout provides the ability to offer 32-bit PCI, Parallel ATA, and LPC options thereby expanding the range of potential peripherals. The robust thermal and mechanical concept, combined with extended power-management capabilities, is perfectly suited for all applications.

Carrier board designers can use as little or as many of the I/O interfaces as deemed necessary. The carrier board can therefore provide all the interface connectors required to attach the system to the application specific peripherals. This versatility allows the designer to create a dense and optimized package, which results in a more reliable product while simplifying system integration. Most importantly, COM Express<sup>™</sup> modules are scalable, which means once an application has been created there is the ability to diversify the product range through the use of different performance class or form factor size modules. Simply unplug one module and replace it with another, no redesign is necessary.



#### conga-BM67/BS67 Options Information

The conga-BM67 is available in four different variants and the conga-BS67 is available in six different variants. This user's guide describes these variants. The tables below show the different configurations available. Check for the Part No. that applies to your product. This will tell you what options described in this user's guide are available on your particular module.

#### conga-BM67

| Part-No.                       | 046101                                     | 046102                                    | 046104                                     | 046105                                                       |
|--------------------------------|--------------------------------------------|-------------------------------------------|--------------------------------------------|--------------------------------------------------------------|
| Processor                      | Intel <sup>®</sup> Core™ i7-2710QE 2.1 GHz | Intel <sup>®</sup> Core™ i5-2510E 2.5 GHz | Intel <sup>®</sup> Core™ i3-2330E 2.13 GHz | Intel <sup>®</sup> Celeron <sup>®</sup> B810 1.6 GHz 2 Core™ |
| Intel <sup>®</sup> Smart Cache | 6 MByte                                    | 3 MByte                                   | 3 MByte                                    | 2 MByte                                                      |
| PEG                            | No                                         | No                                        | No                                         | No                                                           |
| SDVO                           | 1 Port                                     | 1 Port                                    | 1 Port                                     | 1 Port                                                       |
| DisplayPort (DP)               | Yes                                        | Yes                                       | Yes                                        | Yes                                                          |
| HDMI                           | Yes                                        | Yes                                       | Yes                                        | Yes                                                          |
| Processor TDP                  | 45 W                                       | 35 W                                      | 35 W                                       | 35 W                                                         |

#### conga-BS67

| Part-No.                       | 046151                                   | 046152                             | 046153                             | 046154               | 046155                                       | 046156                                        |
|--------------------------------|------------------------------------------|------------------------------------|------------------------------------|----------------------|----------------------------------------------|-----------------------------------------------|
| Processor                      | Intel <sup>®</sup> Core™ i7-2655LE       | Intel <sup>®</sup> Core™ i7-2610UE | Intel <sup>®</sup> Core™ i3-2340UE | Intel® Celeron® 847E | Intel <sup>®</sup> Celeron <sup>®</sup> 827E | Intel <sup>®</sup> Celeron <sup>®</sup> 807UE |
|                                | 2.2 GHz (see caution<br>statement below) | 1.5 GHz                            | 1.3 GHz                            | 1.1 GHz 2 Core™      | 1.4 GHz 2 Core™                              | 1.0 GHz 1 Core™                               |
| Intel <sup>®</sup> Smart Cache | 4 MByte                                  | 4 MByte                            | 3 MByte                            | 2 MByte              | 1.5 MByte                                    | 1.0 MByte                                     |
| PEG                            | No                                       | No                                 | No                                 | No                   | No                                           | No                                            |
| SDVO                           | 1 Port                                   | 1 Port                             | 1 Port                             | 1 Port               | 1 Port                                       | 1 Port                                        |
| DisplayPort (DP)               | Yes                                      | Yes                                | Yes                                | Yes                  | Yes                                          | Yes                                           |
| HDMI                           | Yes                                      | Yes                                | Yes                                | Yes                  | Yes                                          | Yes                                           |
| Processor TDP                  | 25 W                                     | 17 W                               | 17 W                               | 17 W                 | 17 W                                         | 10 W                                          |



Due to the different height of the CPU silicon used on PN: 046151 conga-BS67/i7-2655LE, the standard heatspreaders and cooling solutions for conga-BS67 do not fit. For this reason, conga-BS57 standard heatspreaders and cooling solutions must be used in conjunction with PN: 046151 conga-BS67/i7-2655LE. For more information about this subject, contact your local congatec sales representative.



# 2 Specifications

## 2.1 Feature List

#### Table 1Feature Summary

| Form Factor       Based on COM Express™ standard pinout Type 2 (Basic size 95 x 125mm)         Processor       conga-BM67: Intel® Core™ i7-2710QE 2.1 GHz with 6-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BM67: Intel® Core™ i5-2510E 2.5 GHz 3-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BM67: Intel® Core™ i3-2330E 2.13 GHz 3-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BM67: Intel® Core™ i3-2330E 2.13 GHz 2-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BM67: Intel® Core™ i7-265LE 2.2 GHz with 4-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BS67: Intel® Core™ i7-265LE 2.2 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i7-2610UE 1.5 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache |                                                                                  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|--|--|
| conga-BM67: Intel® Core™ i5-2510E 2.5 GHz 3-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BM67: Intel® Core™ i3-2330E 2.13 GHz 3-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BM67: Intel® Core™ i3-2330E 2.13 GHz 2 Core™ with 2-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BS67: Intel® Core™ i7-2655LE 2.2 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i7-2610UE 1.5 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i7-2610UE 1.5 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.4 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 827E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® 6 Series Chipset:     |                                                                                  |  |  |  |  |  |
| conga-BM67: Intel® Core™ i3-2330E 2.13 GHz 3-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BM67: Intel® Celeron® B810 1.6 GHz 2 Core™ with 2-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BS67: Intel® Core™ i7-2655LE 2.2 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i7-2655LE 2.2 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i7-2610UE 1.5 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.    |                                                                                  |  |  |  |  |  |
| conga-BM67: Intel® Celeron® B810 1.6 GHz 2 Core™ with 2-MByte Intel® Smart Cache (Socketed rPGA988)         conga-BS67: Intel® Core™ i7-2655LE 2.2 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i7-2610UE 1.5 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Chipset       Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                  |  |  |  |  |  |
| conga-BS67: Intel® Core™ i7-2655LE 2.2 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i7-2610UE 1.5 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Longa-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Longa-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Chipset       Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                 |                                                                                  |  |  |  |  |  |
| conga-BS67: Intel® Core™ i7-2610UE 1.5 GHz with 4-MByte Intel® Smart Cache         conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Chipset       Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                  |  |  |  |  |  |
| conga-BS67: Intel® Core™ i3-2340UE 1.3 GHz with 3-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 827E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         2 sockets: SO-DIMM DDR3 1333MHz up to 16-GByte. Sockets located top and bottom side of module.         Chipset       Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                  |  |  |  |  |  |
| conga-BS67: Intel® Celeron® 847E 1.1 GHz 2 Core™ with 2-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 827E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Memory       2 sockets: SO-DIMM DDR3 1333MHz up to 16-GByte. Sockets located top and bottom side of module.         Chipset       Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                  |  |  |  |  |  |
| conga-BS67: Intel® Celeron® 827E 1.4 GHz 2 Core™ with 1.5-MByte Intel® Smart Cache         conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Memory       2 sockets: SO-DIMM DDR3 1333MHz up to 16-GByte. Sockets located top and bottom side of module.         Chipset       Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                  |  |  |  |  |  |
| conga-BS67: Intel® Celeron® 807UE 1.0 GHz 1 Core™ with 1.0-MByte Intel® Smart Cache         Memory       2 sockets: SO-DIMM DDR3 1333MHz up to 16-GByte. Sockets located top and bottom side of module.         Chipset       Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                  |  |  |  |  |  |
| Memory         2 sockets: SO-DIMM DDR3 1333MHz up to 16-GByte. Sockets located top and bottom side of module.           Chipset         Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                  |  |  |  |  |  |
| Chipset Intel® 6 Series Chipset: Intel® BD82QM67 PCH (BD82HM65 for Celeron® equipped modules)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |  |
| Audio HDA (High Definition Audio)/digital audio interface with support for multiple codecs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                  |  |  |  |  |  |
| Ethernet Gigabit Ethernet: Integrated within the Intel® QM67 (HM65) + Intel® 82579LM Phy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Gigabit Ethernet: Integrated within the Intel® QM67 (HM65) + Intel® 82579LM Phy. |  |  |  |  |  |
| Graphics Options Intel® HD Graphics Controller, Intel® Dynamic Video Memory Technology (Intel® DVMT) OpenGL 2.1 and DirectX10 support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                  |  |  |  |  |  |
| Two independent pipelines for full dual view support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Two independent pipelines for full dual view support.                            |  |  |  |  |  |
| CRT Interface 350 MHz RAMDAC. Resolutions up to 2048x1536 @ 75Hz (QXGA)     DisplayPort 1.1 (DP): 3x DisplayPorts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | oorts on digital                                                                 |  |  |  |  |  |
| Flat panel Interface (integrated) with 25-112MHz single/dual-channel LVDS Transmitter.     ports B, C and D. Multiplexed with HDI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                  |  |  |  |  |  |
| Supports: Hot-Plug detect support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                  |  |  |  |  |  |
| Single-channel LVDS interface: 1 x 18 bpp or 1 x 24 bpp.     DVI: 3x DVI ports on digital ports B, C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                  |  |  |  |  |  |
| Dual channel LVDS interface: 2 x 18 bpp or 2 x 24 bpp panel.     Multiplexed with HDMI/DP ports. Hot-P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | lug detect                                                                       |  |  |  |  |  |
| VESA LVDS color mappings. support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                  |  |  |  |  |  |
| Automatic Panel Detection via EPI (Embedded Panel Interface based on VESA     AUX Output 1 x Intel® compliant SDVC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                  |  |  |  |  |  |
| EDID™ 1.3) DVO) 200MPixel/sec on digital port B a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                  |  |  |  |  |  |
| Resolutions 640x480 up to 1900x1200 (WUXGA)     with HDMI/DP/DVI ports. Supports extended                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ərnal DVI, TV                                                                    |  |  |  |  |  |
| HDMI: 3x HDMI ports on digital ports B, C and D. Multiplexed with DisplayPort (DP).     and LVDS transmitters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                  |  |  |  |  |  |
| Peripheral       • 4x Serial ATA®, with RAID support 0/1/5/10.       • PCI Bus Rev. 2.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                  |  |  |  |  |  |
| Interfaces • 6 PCI Express <sup>®</sup> Lanes. Support for full 5 Gb/s bandwidth in each direction per x1 links • 1x EIDE (UDMA-66/100)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                  |  |  |  |  |  |
| (can be configured via BIOS firmware to support two x1 and one x4 links. A special • LPC Bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |  |  |  |  |  |
| BIOS is required for one x4 link). • I <sup>2</sup> C Bus, Fast Mode multimaster                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                  |  |  |  |  |  |
| 8x USB 2.0 (EHCI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                  |  |  |  |  |  |
| BIOS AMI Aptio® UEFI 2.x firmware, 8MByte serial SPI with congatec Embedded BIOS features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                  |  |  |  |  |  |
| Power Management ACPI 3.0 compliant with battery support. Also supports Suspend to RAM (S3).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                  |  |  |  |  |  |



#### • Note

Some of the features mentioned in the above Feature Summary are optional. Check the article number of your module and compare it to the option information list on page 11 of this user's guide to determine what options are available on your particular module.

## 2.2 Supported Operating Systems

The conga-BM67/BS67 supports the following operating systems.

• Microsoft® Windows® 8

Microsoft<sup>®</sup> Windows<sup>®</sup> Embedded Standard

Microsoft<sup>®</sup> Windows<sup>®</sup> 7

Linux

Microsoft<sup>®</sup> Windows<sup>®</sup> XP

• QNX

Note

An warning message may display after installing Microsoft<sup>®</sup> Windows<sup>®</sup> 8 (32 and 64 bit). To get rid of this message, install cougme.inf.

## 2.3 Mechanical Dimensions

- 95.0 mm x 125.0 mm (3.74" x 4.92")
- Height approximately 18 or 21mm (including heatspreader) depending on the carrier board connector that is used. If the 5mm (height) carrier board connector is used then approximate overall height is 18mm. If the 8mm (height) carrier board connector is used then approximate overall height is 21mm.





## 2.4 Socketed Variant of conga-BM67

The conga-BM67 is equipped with a PGA socket. This socket has 988 contacts and mates with a rPGA package that has a maximum of 988 pins. The insertion and extraction forces are zero when the socket is not engaged (in the "open" position).

There are clear indicator marks located on the actuation mechanism that identify the lock (closed) and unlock (open) positions of the cover as well as the actuation direction (see picture below). These marks remain visible after the processor is inserted into the socket.





#### **Electrostatic Sensitive Device**

The conga-BM67 is an electrostatic sensitive device. Do not handle the conga-BM67, or processor, except at an electrostatic-free workstation. Failure to do so may cause damage to the module and/or processor and void the manufacturer's warranty.



## 2.5 Supply Voltage Standard Power

• 12V DC ± 5%

The dynamic range shall not exceed the static range.



#### **2.5.1 Electrical Characteristics**

Power supply pins on the module's connectors limit the amount of input power. The following table provides an overview of the limitations for pinout Type 2 (dual connector, 440 pins).

|            | Module Pin Current<br>Capability (Amps) |    | Input Range<br>(Volts) |      |         | Max. Module Input Power<br>(w. derated input)<br>(Watts) | Assumed<br>Conversion<br>Efficiency |     |
|------------|-----------------------------------------|----|------------------------|------|---------|----------------------------------------------------------|-------------------------------------|-----|
| VCC_12V    | 12                                      | 12 | 11.4-12.6              | 11.4 | +/- 100 | 137                                                      | 85%                                 | 116 |
| VCC_5V-SBY | 2                                       | 5  | 4.75-5.25              | 4.75 | +/- 50  | 9                                                        |                                     |     |
| VCC_RTC    | 0.5                                     | 3  | 2.0-3.3                |      | +/- 20  |                                                          |                                     |     |

## 2.5.2 Rise Time

The input voltages shall rise from 10% of nominal to 90% of nominal at a minimum slope of 250V/s. The smooth turn-on requires that, during the 10% to 90% portion of the rise time, the slope of the turn-on waveform must be positive.



## 2.6 **Power Consumption**

The power consumption values listed in this document were measured under a controlled environment. The hardware used for testing includes a conga-BM67/BS67 module, conga-Cdebug carrier board, CRT monitor, SATA drive, and USB keyboard. The conga-Cdebug is modified so that the 12V input is only routed to the module and all other circuity on the carrier itself is powered by the 5V input. The SATA drive was powered externally by an ATX power supply so that it does not influence the power consumption value that is measured for the module. The USB keyboard was detached once the module was configured within the OS. All recorded values were averaged over a 30 second time period. Cooling of the module was done by the module specific heatpipe heatspreader and a fan cooled heatsink to measure the power consumption under normal thermal conditions.

The conga-Cdebug originally does not provide 5V standby power. Therefore, an extra 5V\_SB connection without any external loads was made. Using this setup, the power consumption of the module in S3 (Standby) mode was measured directly.

Each module was measured while running Windows 7 Professional 64Bit, Hyper Threading enabled, Speed Step enabled, CPU Turbo Mode enabled and Power Plan set to "Power Saver". This setting ensures that Core™ processors run in LFM (lowest frequency mode) with minimal core voltage during desktop idle. Each module was tested while using two 1GB memory modules. Using different sizes of RAM, as well as one or two memory modules, will cause slight variances in the measured results.

To measure the worst case power consumption the cooling solution was removed and the CPU core temperature was allowed to run up to between 95° and 100°C while running 100% workload with the Power Plan set to "Balanced". The peak current value was then recorded. This value should be taken into consideration when designing the system's power supply to ensure that the power supply is sufficient during worst case scenarios.

Power consumption values were recorded during the following stages:

#### Windows 7 (64 bit)

- Desktop Idle (power plan = Power Saver)
- 100% CPU workload (see note below, power plan = Power Saver)
- 100% CPU workload at approximately 100°C peak power consumption (power plan = Balanced)
- Suspend to RAM. Supply power for S3 mode is 5V.

Note

A software tool was used to stress the CPU to Max Turbo Frequency.



#### **Processor Information**

In the following power tables there is some additional information about the processors. Intel<sup>®</sup> offers processors that are considered to be low power consuming. These processors can be identified by their voltage status and Intel<sup>®</sup> uses specific terms to describe the voltage status. For example with the i7-2610UE, the U represents ultra low voltage. For more information about these naming conventions visit the Intel<sup>®</sup> website.

Intel<sup>®</sup> also describes the type of manufacturing process used for each processor. The following term is used:

nm=nanometer

The manufacturing process description is included in the power tables as well. See example below. For information about the manufacturing process visit Intel<sup>®</sup>'s website.

Intel® Core™ i7-2710QE 2.1 GHz 6MB Intel® Smart Cache

32nm

## 2.6.1 conga-BM67 Intel<sup>®</sup> Core<sup>™</sup> i7-2710QE 2.1 GHz 6MB Cache

| conga-BM67 Art. No. 046101                    | Intel® Core™ i7-2710QE 2.1 GHz 6MB Intel® Smart Cache<br>32nm<br>Layout Rev. BM67LX0 /BIOS Rev. BM67R000 |                     |                                                |                                       |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------|---------------------------------------|
| Max Turbo Frequency                           | 3.0 GHz                                                                                                  |                     |                                                |                                       |
| Memory Size                                   | 2GB                                                                                                      |                     |                                                |                                       |
| Operating System                              | Windows 7 (64 bit)                                                                                       |                     |                                                |                                       |
| Power State                                   | Desktop Idle                                                                                             | 100% workload       | 100% workload approx.<br>100°C CPU temp (peak) | Suspend to Ram (S3) 5V Input<br>Power |
| Power consumption (measured in Amperes/Watts) | 0.76 A/9.1 W (12V)                                                                                       | 3.51 A/42.1 W (12V) | 5.59 A/67.1 W (12V)                            | 0.10 A/0.5 W (5V)                     |

## 2.6.2 conga-BM67 Intel<sup>®</sup> Core<sup>™</sup> i5-2510E 2.5 GHz 3MB Cache

| conga-BM67 Art. No. 046102                    | Intel <sup>®</sup> Core™ i5-2510E 2.5 GHz 3MB Intel <sup>®</sup> Smart Cache<br>32nm<br>Layout Rev. BM67LX0 /BIOS Rev. BM67R000 |                     |                       |                              |  |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------------------------------|--|
| Max Turbo Frequency                           | 3.1 GHz                                                                                                                         |                     |                       |                              |  |
| Memory Size                                   | 2GB                                                                                                                             |                     |                       |                              |  |
| Operating System                              | Windows 7 (64 bit)                                                                                                              |                     |                       |                              |  |
| Power State                                   | Desktop Idle                                                                                                                    | 100% workload       | 100% workload approx. | Suspend to Ram (S3) 5V Input |  |
|                                               |                                                                                                                                 |                     | 100°C CPU temp (peak) | Power                        |  |
| Power consumption (measured in Amperes/Watts) | 0.62 A/7.4 W (12V)                                                                                                              | 3.28 A/39.4 W (12V) | 4.44 A/53.3 W (12V)   | 0.10 A/0.5 W (5V)            |  |



## 2.6.3 conga-BM67 Intel<sup>®</sup> Core<sup>™</sup> i3-2330E 2.13 GHz 3MB Cache

| conga-BM67 Art. No. 046104                    | Intel <sup>®</sup> i3-2330E 2.13 GHz 3MB Intel <sup>®</sup> Smart Cache<br>32nm<br>Layout Rev. BM67LX0 /BIOS Rev. BM67R000 |                     |                                                |                              |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------|------------------------------|
| Max Turbo Frequency                           | Not supported                                                                                                              |                     |                                                |                              |
| Memory Size                                   | 2GB                                                                                                                        |                     |                                                |                              |
| Operating System                              | Windows 7 (64 bit)                                                                                                         |                     |                                                |                              |
| Power State                                   | Desktop Idle                                                                                                               | 100% workload       | 100% workload approx.<br>100°C CPU temp (peak) | Suspend to Ram (S3) 5V Input |
| Power consumption (measured in Amperes/Watts) | 0.63 A/7.6 W (12V)                                                                                                         | 2.83 A/33.9 W (12V) |                                                | 0.10 A/0.5 W (5V)            |

## 2.6.4 conga-BM67 Intel<sup>®</sup> Celeron<sup>®</sup> B810 1.6 GHz 4MB Cache

| conga-BS67 Art. No. 046105                    | Intel <sup>®</sup> Celeron <sup>®</sup> B810 1.6 GHz 2 Core™ 2MB Intel® Smart Cache<br>32nm<br>Layout Rev. BS67LX0 /BIOS Rev. BM67R000 |                     |                       |                              |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------------------------------|
| Max Turbo Frequency                           | Not supported                                                                                                                          |                     |                       |                              |
| Memory Size                                   | 2GB                                                                                                                                    |                     |                       |                              |
| Operating System                              | Windows 7 (64 bit)                                                                                                                     |                     |                       |                              |
| Power State                                   | Desktop Idle                                                                                                                           | 100% workload       | 100% workload approx. | Suspend to Ram (S3) 5V Input |
|                                               |                                                                                                                                        |                     | 100°C CPU temp (peak) | Power                        |
| Power consumption (measured in Amperes/Watts) | 0.67 A/8.1 W (12V)                                                                                                                     | 2.05 A/24.6 W (12V) | 2.98 A/35.8 W (12V)   | 0.10 A/0.5 W (5V)            |

## 2.6.5 conga-BS67 Intel<sup>®</sup> Core<sup>™</sup> i7-2655LE 2.2 GHz 4MB Cache

| conga-BS67 Art. No. 046151                    | Intel® Core™ i7-2655LE 2.2 GHz 4MB Intel® Smart Cache<br>32nm<br>Layout Rev. BS67LX0 /BIOS Rev. BM67R000 |                     |                       |                              |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------------------------------|
| Max Turbo Frequency                           | 2.9 GHz                                                                                                  |                     |                       |                              |
| Memory Size                                   | 2GB                                                                                                      |                     |                       |                              |
| Operating System                              | Windows 7 (64 bit)                                                                                       |                     |                       |                              |
| Power State                                   | Desktop Idle                                                                                             | 100% workload       | 100% workload approx. | Suspend to Ram (S3) 5V Input |
|                                               |                                                                                                          |                     | 100°C CPU temp (peak) | Power                        |
| Power consumption (measured in Amperes/Watts) | 0.62 A/7.4 W (12V)                                                                                       | 2.26 A/27.1 W (12V) | 3.29 A/39.5 W (12V)   | 0.10 A/0.5 W (5V)            |



## 2.6.6 conga-BS67 Intel<sup>®</sup> Core<sup>™</sup> i7-2610UE 1.5 GHz 4MB Cache

| conga-BS67 Art. No. 046152                    | Intel <sup>®</sup> Core™ i7-2610UE 1.5 GHz 3MB Intel® Smart Cache<br>32nm<br>Layout Rev. BS67LX0 /BIOS Rev. BM67R000 |                     |                       |                              |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------------------------------|
| Max Turbo Frequency                           | 2.4 GHz                                                                                                              |                     |                       |                              |
| Memory Size                                   | 2GB                                                                                                                  |                     |                       |                              |
| Operating System                              | Windows 7 (64 bit)                                                                                                   |                     |                       |                              |
| Power State                                   | Desktop Idle                                                                                                         | 100% workload       | 100% workload approx. | Suspend to Ram (S3) 5V Input |
|                                               |                                                                                                                      |                     | 100°C CPU temp (peak) | Power                        |
| Power consumption (measured in Amperes/Watts) | 0.67 A/8.1 W (12V)                                                                                                   | 1.58 A/18.9 W (12V) | 7.50 A/90.0 W (12V)   | 0.10 A/0.5 W (5V)            |

## 2.6.7 conga-BS67 Intel<sup>®</sup> Core<sup>™</sup> i3-2340UE 1.3 GHz 3MB Cache

| conga-BS67 Art. No. 046153                    | Intel <sup>®</sup> Core™ i3-2340UE 1.3 GHz 3MB Intel® Smart Cache<br>32nm<br>Layout Rev. BS67LX0 /BIOS Rev. BM67R000 |                     |                                                |                                    |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------|------------------------------------|
| Max Turbo Frequency                           | Not supported                                                                                                        |                     |                                                |                                    |
| Memory Size                                   | 2GB                                                                                                                  |                     |                                                |                                    |
| Operating System                              | Windows 7 (64 bit)                                                                                                   |                     |                                                |                                    |
| Power State                                   | Desktop Idle                                                                                                         | 100% workload       | 100% workload approx.<br>100°C CPU temp (peak) | Suspend to Ram (S3) 5V Input Power |
| Power consumption (measured in Amperes/Watts) | 0.63 A/7.6 W (12V)                                                                                                   | 1.41 A/16.9 W (12V) | 2.23 A/26.8 W (12V)                            | 0.10 A/0.5 W (5V)                  |

## 2.6.8 conga-BS67 Intel<sup>®</sup> Celeron<sup>®</sup> 847E 1.1 GHz 2 Core<sup>™</sup> 2MB Cache

| conga-BS67 Art. No. 046154                    | Intel <sup>®</sup> Celeron <sup>®</sup> 847E 1.1 GHz 2 Core™ 3MB Intel® Smart Cache<br>32nm<br>Layout Rev. BS67LX0 /BIOS Rev. BM67R000 |                    |                       |                              |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|------------------------------|
| Max Turbo Frequency                           | Not supported                                                                                                                          |                    |                       |                              |
| Memory Size                                   | 2GB                                                                                                                                    |                    |                       |                              |
| Operating System                              | Windows 7 (64 bit)                                                                                                                     |                    |                       |                              |
| Power State                                   | Desktop Idle                                                                                                                           | 100% workload      | 100% workload approx. | Suspend to Ram (S3) 5V Input |
|                                               |                                                                                                                                        |                    | 100°C CPU temp (peak) | Power                        |
| Power consumption (measured in Amperes/Watts) | 0.58 A/6.9 W (12V)                                                                                                                     | 1.3 A/15.6 W (12V) | 1.39 A/16.7 W (12V)   | 0.10 A/0.5 W (5V)            |



#### 2.6.9 conga-BS67 Intel<sup>®</sup> Celeron<sup>®</sup> 827E 1.4 GHz 2 Core<sup>™</sup> 1.5MB Cache

| conga-BS67 Art. No. 046154                    | Intel <sup>®</sup> Celeron <sup>®</sup> 827E 1.1 GHz 2 Core™ 1.5MB Intel® Smart Cache<br>32nm<br>Layout Rev. BS67LX0 /BIOS Rev. BM67R000 |                     |                                                |                                       |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------|---------------------------------------|
| Max Turbo Frequency                           | Not supported                                                                                                                            |                     |                                                |                                       |
| Memory Size                                   | 2GB                                                                                                                                      |                     |                                                |                                       |
| Operating System                              | Windows 7 (64 bit)                                                                                                                       |                     |                                                |                                       |
| Power State                                   | Desktop Idle                                                                                                                             | 100% workload       | 100% workload approx.<br>100°C CPU temp (peak) | Suspend to Ram (S3) 5V Input<br>Power |
| Power consumption (measured in Amperes/Watts) | 0.58 A/6.9 W (12V)                                                                                                                       | 1.08 A/12.9 W (12V) | 2.19 A/26.3 W (12V)                            | 0.10 A/0.5 W (5V)                     |

## 2.6.10 conga-TS67 Intel<sup>®</sup> Celeron<sup>®</sup> 807UE 1.0 GHz 1 Core<sup>™</sup> 1.0MB Cache

| conga-TS67 Art. No. 046156                    | Intel <sup>®</sup> Celeron <sup>®</sup> 807UE 1.0 GHz 1 Core™ 1.0MB Intel® Smart Cache<br>32nm<br>Layout Rev. BS67LX0 /BIOS Rev. BM67R000 |                    |                       |                              |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|------------------------------|
| Max Turbo Frequency                           | Not supported                                                                                                                             |                    |                       |                              |
| Memory Size                                   | 2GB                                                                                                                                       |                    |                       |                              |
| Operating System                              | Windows 7 (64 bit)                                                                                                                        |                    |                       |                              |
| Power State                                   | Desktop Idle                                                                                                                              | 100% workload      | 100% workload approx. | Suspend to Ram (S3) 5V Input |
|                                               |                                                                                                                                           |                    | 100°C CPU temp (peak) | Power                        |
| Power consumption (measured in Amperes/Watts) | 0.53 A/6.4 W (12V)                                                                                                                        | 0.79 A/9.5 W (12V) | 1.53 A/18.4 W (12V)   | 0.10 A/0.5 W (5V)            |



All recorded power consumption values are approximate and only valid for the controlled environment described earlier. 100% workload refers to the CPU workload and not the maximum workload of the complete module. Supply power for S3 mode is 5V while all other measured modes are supplied with 12V power. Power consumption results will vary depending on the workload of other components such as graphics engine, memory, etc.



## 2.7 Supply Voltage Battery Power

- 2.0V-3.5V DC
- Typical 3V DC

## 2.7.1 CMOS Battery Power Consumption

| RTC @ 20°C                                        | Voltage | Current |
|---------------------------------------------------|---------|---------|
| Integrated in the Intel® BD82QM67 or BD82HM65 PCH | 3V DC   | 2.49 µA |

The CMOS battery power consumption value listed above should not be used to calculate CMOS battery lifetime. You should measure the CMOS battery power consumption in your customer specific application in worst case conditions, for example during high temperature and high battery voltage. The self-discharge of the battery must also be considered when determining CMOS battery lifetime. For more information about calculating CMOS battery lifetime refer to application note AN9\_RTC\_Battery\_Lifetime.pdf, which can be found on the congatec AG website at www.congatec.com.

## 2.8 Environmental Specifications

| Temperature | Operation: 0° to 60°C | Storage: -20° to +80°C |
|-------------|-----------------------|------------------------|
| Humidity    | Operation: 10% to 90% | Storage: 5% to 95%     |



The above operating temperatures must be strictly adhered to at all times. When using a heatspreader the maximum operating temperature refers to any measurable spot on the heatspreader's surface.

congatec AG strongly recommends that you use the appropriate congatec module heatspreader as a thermal interface between the module and your application specific cooling solution.

If for some reason it is not possible to use the appropriate congatec module heatspreader, then it is the responsibility of the operator to ensure that all components found on the module operate within the component manufacturer's specified temperature range.

For more information about operating a congatec module without heatspreader contact congatec technical support.

Humidity specifications are for non-condensing conditions.



# 3 Block Diagram





## Heatspreader

An important factor for each system integration is the thermal design. The heatspreader acts as a thermal coupling device to the module and its aluminum plate is 3mm thick.

The heatspreader is thermally coupled to the CPU and other heat generating components via a heat pipe.

Although the heatspreader is the thermal interface where most of the heat generated by the module is dissipated, it is not to be considered as a heatsink. It has been designed to be used as a thermal interface between the module and the application specific thermal solution. The application specific thermal solution may use heatsinks with fans, and/or heat pipes, which can be attached to the heatspreader. Some thermal solutions may also require that the heatspreader is attached directly to the systems chassis therefore using the whole chassis as a heat dissipater.

For additional information about the conga-BM67/BS67 heatspreader, refer to section 4.2 of this document.



There are mounting holes on the heatspreader designed to attach the heatspreader to the module. These mounting holes must be used to ensure that all components that are required to make contact with heatspreader do so. Failure to utilize these mounting holes will result in improper contact between these components and heatspreader thereby reducing heat dissipation efficiency.

Attention must be given to the mounting solution used to mount the heatspreader and module into the system chassis. Do not use a threaded heatspreader together with threaded carrier board standoffs. The combination of the two threads may be staggered, which could lead to stripping or cross-threading of the threads in either the standoffs of the heatspreader or carrier board.



## Caution

Due to the different height of the CPU silicon used on PN: 046151 conga-BS67/i7-2655LE, the standard heatspreaders and cooling solutions for conga-BS67 do not fit. For this reason, conga-BS57 standard heatspreaders and cooling solutions must be used in conjunction with PN: 046151 conga-BS67/i7-2655LE. For more information about this subject contact your local congatec sales representative.



## 4.1 Heatspreader Dimensions



### Note

All measurements are in millimeters. Torque specification for heatspreader screws is 0.3 Nm. Mechanical system assembly mounting shall follow the valid DIN/ISO specifications.



When using the heatspreader in a high shock and/or vibration environment, congatec recommends the use of a thread-locking fluid on the heatspreader screws to ensure the above mentioned torque specification is maintained.



## 4.2 Heatspreader Thermal Imagery

The conga-BM67/BS67 heatspreader solution features heat pipes. A heat pipe is a simple device that can quickly transfer heat from one point to another. They are often referred to as the "superconductors" of heat as they possess an extra ordinary heat transfer capacity and rate with almost no heat loss. The thermal image below provides a reference to where the heat is being transferred to on the heatspreader surface area when using the conga-BM57, which is similar to conga-BM67. All surface temperatures shown in the thermal image are in centigrade. System designers must ensure that the system's cooling solution is designed to dissipate the heat from the hottest surface spots of the heatspreader.





# 5 Connector Subsystems Rows A, B, C, D

The conga-BM67/BS67 is connected to the carrier board via two 220-pin connectors (COM Express Type 2 pinout) for a total of 440 pins connectivity. These connectors are broken down into four rows. The primary connector consists of rows A and B while the secondary connector consists of rows C and D.

In this view the connectors are seen "through" the module.





## 5.1 Primary Connector Rows A and B

The following subsystems can be found on the primary connector rows A and B.

## 5.1.1 Serial ATA<sup>™</sup> (SATA)

Six Serial ATA connections are provided via the Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH. Two of these SATA ports (SATA 0 and 1) are capable of up to 6.0 Gb/s transfer rate. The SATA ports 2 and 3 are Gen 2, supporting transfer rates up to 3Gb/s. The conga-BM67/BS67 provides 4 SATA ports (SATA 0-3) externally and uses one SATA port (SATA 4) for the SATA to PATA implementation. It does not use the last SATA port (SATA 5).

### 5.1.2 USB 2.0

The conga-BM67/BS67 offers two EHCI USB host controllers provided by the Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH. These controllers comply with USB standard 1.1 and 2.0 and offer a total of 8 USB ports via connector rows A and B. Each port is capable of supporting USB 1.1 and 2.0 compliant devices. For more information about how the USB host controllers are routed see section 7.6.

### 5.1.3 High Definition Audio (HDA) Interface

The conga-BM67/BS67 provides an interface that supports the connection of HDA audio codecs.

#### 5.1.4 Gigabit Ethernet

The conga-BM67/BS67 is equipped with a Gigabit Ethernet Controller that is integrated within the Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH. This controller is combined with an Intel<sup>®</sup> 82579LM Phy that is implemented through the use of the seventh PCI Express lane. The Ethernet interface consists of 4 pairs of low voltage differential pair signals designated from GBE0\_MD0± to GBE0\_MD3± plus control signals for link activity indicators. These signals can be used to connect to a 10/100/1000 BaseT RJ45 connector with integrated or external isolation magnetics on the carrier board.

#### Note

The GBE0\_LINK# output is only active during a 100Mbit or 1Gbit connection, it is not active during a 10Mbit connection. This is a limitation of Ethernet controller since it only has 3 LED outputs, ACT#, LINK100# and LINK1000#. The GBE0\_LINK# signal is a logic AND of the GBE0\_LINK100# and GBE0\_LINK1000# signals on the conga-BM67/BS67 module.



### 5.1.5 LPC Bus

conga-BM67/BS67 offers the LPC (Low Pin Count) bus through the use of the Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH. There are many devices available for this Intel<sup>®</sup> defined bus. The LPC bus corresponds approximately to a serialized ISA bus yet with a significantly reduced number of signals. Due to the software compatibility to the ISA bus, I/O extensions such as additional serial ports can be easily implemented on an application specific baseboard using this bus. See section 9.2.1 for more information about the LPC Bus.

## 5.1.6 I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is implemented through the congatec board controller (STMicroelectronics STM32) and accessed through the congatec CGOS driver and API. The controller provides a fast mode multi-master I<sup>2</sup>C bus that has maximum I<sup>2</sup>C bandwidth.

#### 5.1.7 PCI Express<sup>™</sup>

The conga-BM67/BS67 offers 8 PCI Express<sup>™</sup> lanes via the Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH. The Gen2 PCI Express<sup>™</sup> interface offers support for full 5 Gb/s bandwidth in each direction per x1 link.

One of the eight PCI Express lanes is utilized by the onboard Gigabit Ethernet interface and another is used for the PCIe to PCI bridge. Six PCI Express lanes available on the A,B connector row. Default configuration for these 6 lanes is 6x x1 link. A 1x x4 and 2x x1 link configuration is also possible but requires a special/customized BIOS firmware. Contact congatec technical support for more information about this subject.

The PCI Express interface is based on the PCI Express Specification 2.0 both Gen 1 (2.5Gb/s) and Gen 2 (5 Gb/s) speed.

#### 5.1.8 ExpressCard<sup>™</sup>

The conga-BM67/BS67 supports the implementation of ExpressCards, which requires the dedication of one USB port and a x1 PCI Express link for each ExpressCard used.

### 5.1.9 Graphics Output (VGA/CRT)

The conga-BM67/BS67 graphics are driven by a Mobile Intel<sup>®</sup> 6 Series HD graphics engine, which is incorporated within the processor found on the conga-BM67/BS67. This graphic engine offers significantly higher performance than previous Intel<sup>®</sup> graphics engines found on previous Intel<sup>®</sup> chipsets.



## 5.1.10 LCD

The Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH, found on the conga-BM67/BS67, offers an integrated dual channel LVDS interface. There are two LVDS transmitter channels (Channel A and Channel B) in the LVDS interface. Channel A and Channel B consist of 4-data pairs and a clock pair each.

## 5.1.11 TV-Out

Integrated TV-Out support is not supported on the conga-BM67/BS67.

#### 5.1.12 Power Control

#### PWR\_OK

Power OK from main power supply or carrier board voltage regulator circuitry. A high value indicates that the power is good and the module can start its onboard power sequencing. Carrier board hardware must drive this signal low until all power rails and clocks are stable. Releasing PWR\_OK too early or not driving it low at all can cause numerous boot up problems. It is a good design practice to delay the PWR\_OK signal a little (typically 100ms) after all carrier board power rails are up, to ensure a stable system. See screenshot below.





Note

The module is kept in reset as long as the PWR\_OK is driven by carrier board hardware.

The conga-BM67/BS67 PWR\_OK input circuitry is implemented as shown below:



The voltage divider ensures that the input complies with 3.3V CMOS characteristic and also allows for carrier board designs that are not driving PWR\_OK. Although the PWR\_OK input is not mandatory for the onboard power-up sequencing, it is strongly recommended that the carrier board hardware drives the signal low until it is safe to let the module boot-up.

When considering the above shown voltage divider circuitry and the transistor stage, the voltage measured at the PWR\_OK input pin may be only around 0.8V when the 12V is applied to the module. Actively driving PWR\_OK high is compliant to the COM Express specification but this can cause back driving. Therefore, congatec recommends driving the PWR\_OK low to keep the module in reset and tri-state PWR\_OK when the carrier board hardware is ready to boot.

The three typical usage scenarios for a carrier board design are:

- Connect PWR\_OK to the "power good" signal of an ATX type power supply.
- Connect PWR\_OK to the last voltage regulator in the chain on the carrier board.
- Simply pull PWR\_OK with a 1k resistor to the carrier board 3.3V power rail.

With this solution, it must be ensured that by the time the 3.3V is up, all carrier board hardware is fully powered and all clocks are stable.



The conga-BM67/BS67 provides support for controlling ATX-style power supplies. When not using an ATX power supply then the conga-BM67/BS67's pins SUS\_S3/PS\_ON, 5V\_SB, and PWRBTN# should be left unconnected.

#### SUS\_S3#/PS\_ON#

The SUS\_S3#/PS\_ON# (pin A15 on the A-B connector) signal is an active-low output that can be used to turn on the main outputs of an ATXstyle power supply. In order to accomplish this the signal must be inverted with an inverter/transistor that is supplied by standby voltage and is located on the carrier board.

#### PWRBTN#

When using ATX-style power supplies PWRBTN# (pin B12 on the A-B connector) is used to connect to a momentary-contact, active-low debounced push-button input while the other terminal on the push-button must be connected to ground. This signal is internally pulled up to 3V\_SB using a 10k resistor. When PWRBTN# is asserted it indicates that an operator wants to turn the power on or off. The response to this signal from the system may vary as a result of modifications made in BIOS settings or by system software.

#### **Power Supply Implementation Guidelines**

12 volt input power is the sole operational power source for the conga-BM67/BS67. The remaining necessary voltages are internally generated on the module using onboard voltage regulators. A carrier board designer should be aware of the following important information when designing a power supply for a conga-BM67/BS67 application:

It has also been noticed that on some occasions problems occur when using a 12V power supply that produces non monotonic voltage when powered up. The problem is that some internal circuits on the module (e.g. clock-generator chips) will generate their own reset signals when the supply voltage exceeds a certain voltage threshold. A voltage dip after passing this threshold may lead to these circuits becoming confused resulting in a malfunction. It must be mentioned that this problem is quite rare but has been observed in some mobile power supply applications. The best way to ensure that this problem is not encountered is to observe the power supply rise waveform through the use of an oscilloscope to determine if the rise is indeed monotonic and does not have any dips. This should be done during the power supply qualification phase therefore ensuring that the above mentioned problem doesn't arise in the application. For more information about this issue visit www.formfactors.org and view page 25 figure 7 of the document "ATX12V Power Supply Design Guide V2.2".

#### 5.1.13 **Power Management**

ACPI 3.0 compliant with battery support. Also supports Suspend to RAM (S3).



## 5.2 Secondary Connector Rows C and D

The following subsystems can be found on the secondary connector rows C and D.

### 5.2.1 PCI Express Graphics (PEG)

The conga-BM67/BS67 does not support PCI Express Graphics interface.

#### 5.2.2 SDVO

The Serial Digital Video Output (SDVO) is multiplexed with HDMI and DisplayPort on the PCI Express Graphics (PEG) interface pins of the COM Express connector. It may be used for a third party SDVO compliant device connected to port B. See section 8.5 of this document for more information about enabling SDVO peripherals.

#### • Note

The conga-BM67/BS67 supports 2 independent displays.

The standard variants of conga-BM67/BS67 do not support the FIELD\_STALL signal pair used by some SDVO to LVDS and TV transmitters. The FIELD\_STALL signal pair can be optionally made available. For more information about this subject contact congatec technical support.

### 5.2.3 HDMI

The Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH on the conga-BM67/BS67 supports integrated HDMI, which is multiplexed onto the PCI Express Graphics (PEG) interface of the COM Express connector. The Intel<sup>®</sup> QM67 or HM65 provides three ports capable of supporting HDMI. See section 8.5 of this document for more information about enabling HDMI peripherals.

### Note

The conga-BM67/BS67 supports 2 independent displays.

For more information about implementing a HDMI interface on COM Express™ carrier boards, refer to application note AN17\_HDMI\_DP\_ Implementation.pdf, which can be found on the congatec website.



## 5.2.4 DisplayPort (DP)

The conga-BM67/BS67 offers three DP ports, each capable of supporting link-speeds of 1.62 Gbps and 2.7 Gbps on 1, 2 or 4 data lanes. The DP is multiplexed onto the PCI Express Graphics (PEG) interface of the COM Express connector. The DisplayPort specification is a VESA standard aimed at consolidating internal and external connection methods to reduce device complexity, supporting key cross industry applications, and providing performance scalability to enable the next generation of displays. The Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH can support a maximum of 2 DP ports simultaneously. See section 8.5 of this document for more information about enabling DisplayPort peripherals.

Note

The conga-BM67/BS67 supports 2 independent displays.

For more information about implementing a DisplayPort (DP) interface on COM Express™ carrier boards, refer to application note AN17\_ HDMI\_DP\_Implementation.pdf, which can be found on the congatec website.

## 5.2.5 **PCI Bus**

The PCI bus is implemented using the Intel<sup>®</sup> certified Pericom PI7C9X113SL PCIe to PCI bridge and is connected via one of the eight PCI Express lanes offered by the conga-BM67/BS67. The PCI bus complies with PCI specification Rev. 2.3 and provides a 32bit parallel PCI bus that is capable of operating at 33MHz. The PCI bus provides support for up to 4 bus masters.

### Note

The PCI interface is specified to be +5V tolerant, with +3.3V signaling.

## 5.2.6 IDE (PATA)

The conga-BM67/BS67 supports an IDE channel that is capable of UDMA-100 operation. This channel is implemented by converting SATA Port 4 (BD82QM67 or BD82HM65 (QM67 or HM65) PCH provides SATA ports 0-5) to an IDE channel using JMicron's single chip solution for serial and parallel ATA translation. The IDE interface supports the connection of only one device (master) at any given moment.



# 6 Additional Features

## 6.1 congatec Board Controller (cBC)

The conga-BM67/BS67 is equipped with a STMicroelectronics STM32 microcontroller. This onboard microcontroller plays an important role for most of the congatec embedded/industrial PC features. It fully isolates some of the embedded features such as system monitoring or the I<sup>2</sup>C bus from the x86 core architecture, which results in higher embedded feature performance and more reliability, even when the x86 processor is in a low power mode. It also ensures that the congatec embedded feature set is fully compatible amongst all congatec modules.

## 6.2 Board Information

The cBC provides a rich data-set of manufacturing and board information such as serial number, EAN number, hardware and firmware revisions, and so on. It also keeps track of dynamically changing data like runtime meter and boot counter.

## 6.3 Watchdog

The conga-BM67/BS67 is equipped with a multi stage watchdog solution that is triggered by software. The COM Express<sup>™</sup> Specification does not provide support for external hardware triggering of the Watchdog, which means the conga-BM67/BS67 does not support external hardware triggering. For more information about the Watchdog feature see the BIOS setup description section 10.4.2 of this document and application note AN3\_Watchdog.pdf on the congatec AG website at www.congatec.com.

## 6.4 I<sup>2</sup>C Bus

The conga-BM67/BS67 offers support for the frequently used I<sup>2</sup>C bus. The I<sup>2</sup>C bus is implemented through the use of congatec board controller and is accessed through the congatec CGOS driver and API. The controller provides a Fast Mode multi-master I<sup>2</sup>C Bus that has maximum I<sup>2</sup>C bandwidth.

## 6.5 **Power Loss Control**

The cBC has full control of the power-up of the module and therefore can be used to specify the behaviour of the system after a AC power loss condition. Supported modes are "Always On", "Remain Off" and "Last State".



## 6.6 Embedded BIOS

The conga-BM67/BS67 is equipped with congatec Embedded BIOS, which is based on American Megatrends Inc. Aptio UEFI firmware. These are the most important embedded PC features:

### 6.6.1 CMOS Backup in Non Volatile Memory

A copy of the CMOS memory (SRAM) is stored in the BIOS flash device. This prevents the system from not booting up with the correct system configuration if the backup battery (RTC battery) has failed. Additionally, it provides the ability to create systems that do not require a CMOS backup battery.

#### 6.6.2 OEM CMOS Default Settings and OEM BIOS Logo

This feature allows system designers to create and store their own CMOS default configuration and BIOS logo (splash screen) within the BIOS flash device. Customized BIOS development by congatec for these changes is no longer necessary because customers can easily do these changes by themselves using the congatec system utility CGUITL.

#### 6.6.3 OEM BIOS Code

With the congatec embedded BIOS it is even possible for system designers to add their own code to the BIOS POST process. Except for custom specific code, this feature can also be used to support Win XP SLP installation, Window 7 SLIC table, verb tables for HDA codecs, rare graphic modes and Super I/O controllers.

For more information about customizing the congatec embedded BIOS refer to the congatec System Utility user's guide, which is called CGUTLm1x.pdf and can be found on the congatec AG website at www.congatec.com or contact congatec technical support.



#### 6.6.4 congatec Battery Management Interface

In order to facilitate the development of battery powered mobile systems based on embedded modules, congatec AG has defined an interface for the exchange of data between a CPU module (using an ACPI operating system) and a Smart Battery system. A system developed according to the congatec Battery Management Interface Specification can provide the battery management functions supported by an ACPI capable operating system (e.g. charge state of the battery, information about the battery, alarms/events for certain battery states, ...) without the need for any additional modifications to the system BIOS.

The conga-BM67/BS67 BIOS fully supports this interface. For more information about this subject visit the congatec website and view the following documents:

- congatec Battery Management Interface Specification
- Battery System Design Guide
- conga-SBM<sup>2</sup>C User's Guide

## 6.6.5 API Support (CGOS/EAPI)

In order to benefit from the above mentioned non-industry standard feature set, congatec provides an API that allows application software developers to easily integrate all these features into their code. The CGOS API (congatec Operating System Application Programming Interface) is the congatec proprietary API that is available for all commonly used Operating Systems such as Win32, Win64, Win CE, Linux and QNX. The architecture of the CGOS API driver provides the ability to write application software that runs unmodified on all congatec CPU modules. All the hardware related code is contained within the congatec embedded BIOS on the module. See section 1.1 of the CGOS API software developers guide, which is available on the congatec website .

Other COM (Computer on Modules) vendors offer similar driver solutions for these kind of embedded PC features, which are by nature proprietary. All the API solutions that can be found on the market are not compatible to each other. As a result, writing application software that can run on more than one vendor's COM is not so easy. Customers have to change their application software when switching to another COM vendor. EAPI (Embedded Application Programming Interface) is a programming interface defined by the PICMG that addresses this problem. With this unified API it is now possible to run the same application on all vendor's COMs that offer EAPI driver support. Contact congatec technical support for more information about EAPI.



## 6.7 Security Features

The conga-BM67/BS67 can be equipped optionally with a "Trusted Platform Module" (TPM 1.2). This TPM 1.2 includes coprocessors to calculate efficient hash and RSA algorithms with key lengths up to 2,048 bits as well as a real random number generator. Security sensitive applications like gaming and e-commerce will benefit also with improved authentication, integrity and confidence levels.

# 6.8 Suspend to Ram

The Suspend to RAM feature is available on the conga-BM67/BS67.



# 7 conga Tech Notes

The conga-BM67/BS67 has some technological features that require additional explanation. The following section will give the reader a better understanding of some of these features. This information will also help to gain a better understanding of the information found in the System Resources section of this user's guide as well as some of the setup nodes found in the BIOS Setup Program description section.

# 7.1 Intel Turbo Boost 2

Intel<sup>®</sup> Turbo Boost 2 Technology allows processor cores to run faster than the base operating frequency if it's operating below power, current, and temperature specification limits. Intel<sup>®</sup> Turbo Boost 2 Technology is activated when the Operating System (OS) requests the highest processor performance state. The maximum frequency of Intel<sup>®</sup> Turbo Boost 2 Technology is dependent on the number of active cores. The amount of time the processor spends in the Intel Turbo Boost 2 Technology state depends on the workload and operating environment. Any of the following can set the upper limit of Intel<sup>®</sup> Turbo Boost 2 Technology on a given workload:

- Number of active cores
- Estimated current consumption
- Estimated power consumption
- Processor temperature

When the processor is operating below these limits and the user's workload demands additional performance, the processor frequency will dynamically increase by 100 MHz on short and regular intervals until the upper limit is met or the maximum possible upside for the number of active cores is reached. For more information about Intel<sup>®</sup> Turbo Boost 2 Technology visit the Intel<sup>®</sup> website.

### Note

Only the conga-BM67/BS67 variants that feature the Core<sup>™</sup> i7 and i5 processors support Intel<sup>®</sup> Turbo Boost 2 Technology. Refer to the power consumption tables in section 2.6 of this document for information about the maximum turbo frequency available for each variant of the conga-BM67/BS67.



# 7.2 Intel<sup>®</sup> Matrix Storage Technology

The Intel® BD82QM67 or BD82HM65 (QM67 or HM65) PCH provides support for Intel® Matrix Storage Technology, allowing AHCI functionality.

## 7.2.1 AHCI

The QM67 or HM65 PCH provides hardware support for Advanced Host Controller Interface (AHCI), a new programming interface for SATA host controllers. Platforms supporting AHCI may take advantage of performance features such as no master/slave designation for SATA devices (each device is treated as a master) and hardware-assisted native command queuing. AHCI also provides usability enhancements such as Hot-Plug.

## 7.2.2 RAID

The industry-leading RAID capability provides high performance RAID 0, 1, 5, and 10 functionality on the 4 SATA ports of Intel<sup>®</sup> BD82QM67 (QM67) PCH. Software components include an Option ROM for pre-boot configuration and boot functionality, a Microsoft\* Windows\* compatible driver, and a user interface for configuration and management of the RAID capability of the Intel<sup>®</sup> BD82QM67 (QM67) PCH.

➡Note

RAID support is not available on conga-BM67/BS67 variants that feature the Intel® BD82HM65 (HM65) chipset

# 7.3 Intel<sup>®</sup> Processor Features

## 7.3.1 Thermal Monitor and Catastrophic Thermal Protection

Intel<sup>®</sup> Core<sup>™</sup> i7/i5/i3 and Celeron<sup>®</sup> processors have a thermal monitor feature that helps to control the processor temperature. The integrated TCC (Thermal Control Circuit) activates if the processor silicon reaches its maximum operating temperature. The activation temperature, that the Intel<sup>®</sup> Thermal Monitor uses to activate the TCC, cannot be configured by the user nor is it software visible.

The Thermal Monitor can control the processor temperature through the use of two different methods defined as TM1 and TM2. TM1 method consists of the modulation (starting and stopping) of the processor clocks at a 50% duty cycle. The TM2 method initiates an Enhanced Intel Speedstep transition to the lowest performance state once the processor silicon reaches the maximum operating temperature.

## Note

The maximum operating temperature for Intel<sup>®</sup> Core<sup>™</sup> i7/i5/i3 and Celeron<sup>®</sup> processors is 100°C. TM2 mode is used for Intel<sup>®</sup> Core<sup>™</sup> i7/i5/i3



and the latest generation of Celeron<sup>®</sup> processors.

Two modes are supported by the Thermal Monitor to activate the TCC. They are called Automatic and On-Demand. No additional hardware, software, or handling routines are necessary when using Automatic Mode.

Note

To ensure that the TCC is active for only short periods of time, thus reducing the impact on processor performance to a minimum, it is necessary to have a properly designed thermal solution. The Intel<sup>®</sup> Core<sup>™</sup> i7/i5/i3 and Celeron<sup>®</sup> processor's respective datasheet can provide you with more information about this subject.

THERMTRIP# signal is used by Intel<sup>®</sup>'s Core<sup>™</sup> i7/i5/i3 and Celeron<sup>®</sup> processors for catastrophic thermal protection. If the processor's silicon reaches a temperature of approximately 125°C then the processor signal THERMTRIP# will go active and the system will automatically shut down to prevent any damage to the processor as a result of overheating. The THERMTRIP# signal activation is completely independent from processor activity and therefore does not produce any bus cycles.

Note

In order for THERMTRIP# to be able to automatically switch off the system it is necessary to use an ATX style power supply.

### 7.3.2 **Processor Performance Control**

Intel<sup>®</sup> Core<sup>™</sup> i7/i5/i3 and Celeron<sup>®</sup> processors found on the conga-BM67/BS67 run at different voltage/frequency states (performance states), which is referred to as Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> technology (EIST). Operating systems that support performance control take advantage of microprocessors that use several different performance states in order to efficiently operate the processor when it's not being fully utilized. The operating system will determine the necessary performance state that the processor should run at so that the optimal balance between performance and power consumption can be achieved during runtime.

The Windows family of operating systems links its processor performance control policy to the power scheme setting. You must ensure that your power scheme setting you choose has the ability to support Enhanced Intel<sup>®</sup> SpeedStep<sup>®</sup> technology.

### 7.3.3 Intel<sup>®</sup> 64

The formerly known Intel<sup>®</sup> Extended Memory 64 Technology is an enhancement to Intel<sup>®</sup>'s IA-32 architecture. Intel<sup>®</sup> 64 is only available on Intel<sup>®</sup> Core<sup>™</sup> i7/i5/i3 and Celeron<sup>®</sup> processors and is designed to run with newly written 64-bit code and access more than 4GB of memory. Processors with Intel<sup>®</sup> 64 architecture support 64-bit-capable operating systems from Microsoft, Red Hat and SuSE. Processors running in legacy mode remain fully compatible with today's existing 32-bit applications and operating systems

Platforms with Intel® 64 can be run in three basic ways :



- 1. Legacy Mode: 32-bit operating system and 32-bit applications. In this mode no software changes are required, however the benefits of Intel<sup>®</sup> 64 are not utilized.
- 2. **Compatibility Mode:** 64-bit operating system and 32-bit applications. This mode requires all device drivers to be 64-bit. The operating system will see the 64-bit extensions but the 32-bit application will not. Existing 32-bit applications do not need to be recompiled and may or may not benefit from the 64-bit extensions. The application will likely need to be re-certified by the vendor to run on the new 64-bit extended operating system.
- 3. **64-bit Mode:** 64-bit operating system and 64-bit applications. This usage requires 64-bit device drivers. It also requires applications to be modified for 64-bit operation and then recompiled and validated.

Intel<sup>®</sup> 64 provides support for:

- 64-bit flat virtual address space
- 64-bit pointers
- 64-bit wide general purpose registers
- 64-bit integer support
- Up to one Terabyte (TB) of platform address space

You can find more information about Intel<sup>®</sup> 64 Technology at: http://developer.intel.com/technology/intel64/index.htm

## 7.3.4 Intel<sup>®</sup> Virtualization Technology

Virtualization solutions enhanced by Intel<sup>®</sup> VT will allow a Core<sup>™</sup> i7/i5/i3 platform to run multiple operating systems and applications in independent partitions. When using virtualization capabilities, one computer system can function as multiple "virtual" systems. With processor and I/O enhancements to Intel<sup>®</sup>'s various platforms, Intel<sup>®</sup> Virtualization Technology can improve the performance and robustness of today's software-only virtual machine solutions.

Intel<sup>®</sup> VT is a multi-generational series of extensions to Intel<sup>®</sup> processor and platform architecture that provides a new hardware foundation for virtualization, establishing a common infrastructure for all classes of Intel<sup>®</sup> based systems. The broad availability of Intel<sup>®</sup> VT makes it possible to create entirely new applications for virtualization in servers, clients as well as embedded systems thus providing new ways to improve system reliability, manageability, security, and real-time quality of service.

The success of any new hardware architecture is highly dependent on the system software that puts its new features to use. In the case of virtualization technology, that support comes from the virtual machine monitor (VMM), a layer of software that controls the underlying physical platform resources sharing them between multiple "guest" operating systems. Intel<sup>®</sup> VT is already incorporated into most commercial and open-



source VMMs including those from VMware, Microsoft, XenSource, Parallels, Virtual Iron, Jaluna and TenAsys.

You can find more information about Intel Virtualization Technology at: http://developer.intel.com/technology/virtualization/index.htm

Note

congatec does not offer virtual machine monitor (VMM) software. All VMM software support questions and queries should be directed to the VMM software vendor and not congatec technical support.

# 7.4 Thermal Management

ACPI is responsible for allowing the operating system to play an important part in the system's thermal management. This results in the operating system having the ability to take control of the operating environment by implementing cooling decisions according to the demands put on the CPU by the application.

The conga-BM67/BS67 ACPI thermal solution offers three different cooling policies.

#### Passive Cooling

When the temperature in the thermal zone must be reduced, the operating system can decrease the power consumption of the processor by throttling the processor clock. One of the advantages of this cooling policy is that passive cooling devices (in this case the processor) do not produce any noise. Use the "passive cooling trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to start or stop the passive cooling procedure.

#### Active Cooling

During this cooling policy the operating system is turning the fan on/off. Although active cooling devices consume power and produce noise, they also have the ability to cool the thermal zone without having to reduce the overall system performance. Use the "active cooling trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to start the active cooling device. It is stopped again when the temperature goes below the threshold (4°C hysteresis).

#### Critical Trip Point

If the temperature in the thermal zone reaches a critical point then the operating system will perform a system shut down in an orderly fashion in order to ensure that there is no damage done to the system as result of high temperatures. Use the "critical trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to shut down the system.

# • Note

The end user must determine the cooling preferences for the system by using the setup nodes in the BIOS setup program to establish the



appropriate trip points.

If passive cooling is activated and the processor temperature is above the trip point the processor clock is throttled according to the formula below.

$$\Delta \mathbf{P[\%]} = \mathbf{TC1}(\mathbf{T}_{n} - \mathbf{T}_{n-1}) + \mathbf{TC2}(\mathbf{T}_{n} - \mathbf{T}_{n})$$

- $\Delta P$  is the performance delta
- $T_t$  is the target temperature = critical trip point
- The two coefficients TC1 and TC2 and the sampling period TSP are hardware dependent constants. These constants are set to fixed values for the conga-BM67/BS67:
- *TC1=1*
- *TC2*= 5
- TSP= 5 seconds

See section 12 of the ACPI Specification 2.0 C for more information about passive cooling.



# 7.5 ACPI Suspend Modes and Resume Events

conga-BM67/BS67 supports S3 (STR= Suspend to RAM). For more information about S3 wake events see section 10.4.5 "ACPI Configuration Submenu".

S4 (Suspend to Disk) is not supported by the BIOS (S4\_BIOS) but it is supported by the following operating systems (S4\_OS= Hibernate):

• Windows 7, Windows Vista, Linux, Windows XP and Windows 2K

This table lists the "Wake Events" that resume the system from S3 unless otherwise stated in the "Conditions/Remarks" column:

| Wake Event                  | Conditions/Remarks                                                                                                                                                                          |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Button                | Wakes unconditionally from S3-S5.                                                                                                                                                           |
| Onboard LAN Event           | Device driver must be configured for Wake On LAN support.                                                                                                                                   |
| SMBALERT#                   | Wakes unconditionally from S3-S5.                                                                                                                                                           |
| PCI Express WAKE#           | Wakes unconditionally from S3-S5.                                                                                                                                                           |
| PME#                        | Activate the wake up capabilities of a PCI device using Windows Device Manager configuration options for this device OR set Resume On PME# to Enabled in the Power setup menu.              |
| USB Mouse/Keyboard Event    | When Standby mode is set to S3, the following must be done for a USB Mouse/Keyboard Event to be used as a Wake Event.<br>USB Hardware must be powered by standby power source.              |
|                             | Set USB Device Wakeup from S3/S4 to ENABLED in the ACPI setup menu (if setup node is available in BIOS setup program).<br>Under Windows XP add following registry entries:<br>Add this key: |
|                             | HKEY_LOCAL_MACHINE\SYSTEM\CurrentControlSet\Services\usb                                                                                                                                    |
|                             | Under this key add the following value:                                                                                                                                                     |
|                             | "USBBIOSx"=DWORD:00000000                                                                                                                                                                   |
|                             | Note that Windows XP disables USB wakeup from S3, so this entry has to be added to re-enable it.<br>Configure USB keyboard/mouse to be able to wake up the system:                          |
|                             | In Device Manager look for the keyboard/mouse devices. Go to the Power Management tab and check 'Allow this device to bring the computer out of standby'.                                   |
|                             | Note: When the standby state is set to S3 in the ACPI setup menu, the power management tab for USB keyboard /mouse devices only                                                             |
|                             | becomes available after adding the above registry entry and rebooting to allow the registry changes to take affect.                                                                         |
| RTC Alarm                   | Activate and configure Resume On RTC Alarm in the Power setup menu. Only available in S5.                                                                                                   |
| Watchdog Power Button Event | Wakes unconditionally from S3-S5.                                                                                                                                                           |

#### ⇒Note

The above list has been verified using a Windows XP SP3 ACPI enabled installation.



# 7.6 USB 2.0 EHCI Host Controller Support

The 8 available USB ports are provided by two USB 2.0 Rate Matching Hubs (RMH) integrated within the Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH. Each EHCI controller has one hub connected to it as shown below. The Hubs convert low and full-speed traffic into high-speed traffic. When the RMHs are enabled, they will appear to software like an external hub is connected to Port 0 of each EHCI controller. In addition, port 1 of each of the RMHs is muxed with Port 1 of the EHCI controllers and is able to bypass the RMH for use as the Debug Port. The hub operates like any USB 2.0 Discrete Hub and will consume one tier of hubs allowed by the USB 2.0 Spec. A maximum of four additional non-root hubs can be supported on any of the PCH USB Ports. The RMH will report the following Vendor ID = 8087h and Product ID = 0024h.

#### **Routing Diagram**





# 8 Signal Descriptions and Pinout Tables

The following section describes the signals found on COM Express<sup>™</sup> Type II connectors used for congatec AG modules. The pinout of the modules complies with COM Express Type 2 Rev. 2.0.

Table 2 describes the terminology used in this section for the Signal Description tables. The PU/PD column indicates if a COM Express<sup>™</sup> module pull-up or pull-down resistor has been used, if the field entry area in this column for the signal is empty, then no pull-up or pull-down resistor has been implemented by congatec.

The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level.

#### Note

The Signal Description tables do not list internal pull-ups or pull-downs implemented by the chip vendors, only pull-ups or pull-downs implemented by congatec are listed. For information about the internal pull-ups or pull-downs implemented by the chip vendors, refer to the respective chip's datasheet.

#### Table 2 Signal Tables Terminology Descriptions

| Term       | Description                                                                                                                                                 |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PU         | congatec implemented pull-up resistor                                                                                                                       |
| PD         | congatec implemented pull-down resistor                                                                                                                     |
| I/O 3.3V   | Bi-directional signal 3.3V tolerant                                                                                                                         |
| I/O 5V     | Bi-directional signal 5V tolerant                                                                                                                           |
| I 3.3V     | Input 3.3V tolerant                                                                                                                                         |
| I 5V       | Input 5V tolerant                                                                                                                                           |
| I/O 3.3VSB | Input 3.3V tolerant active in standby state                                                                                                                 |
| O 3.3V     | Output 3.3V signal level                                                                                                                                    |
| O 5V       | Output 5V signal level                                                                                                                                      |
| OD         | Open drain output                                                                                                                                           |
| Р          | Power Input/Output                                                                                                                                          |
| DDC        | Display Data Channel                                                                                                                                        |
| PCIE       | In compliance with PCI Express Base Specification, Revision 2.0                                                                                             |
| PEG        | PCI Express Graphics                                                                                                                                        |
| SATA       | In compliance with Serial ATA specification, Revision 3.0.                                                                                                  |
| REF        | Reference voltage output. May be sourced from a module power plane.                                                                                         |
| PDS        | Pull-down strap. A module output pin that is either tied to GND or is not connected. Used to signal module capabilities (pinout type) to the Carrier Board. |



# 8.1 A-B Connector Signal Descriptions

| Table 3 | Intel <sup>®</sup> High Definition Audio Link Signals Descriptions |
|---------|--------------------------------------------------------------------|
|---------|--------------------------------------------------------------------|

| Signal           | Pin #       | Description                                                                                                                                                                                                                            | I/O      | PU/PD           | Comment                                                                                    |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|--------------------------------------------------------------------------------------------|
| AC/HDA_RST#      | A30         | Intel <sup>®</sup> High Definition Audio Reset: This signal is the master hardware reset to external codec(s).                                                                                                                         | O 3.3VSB |                 | AC'97 codecs are not supported.                                                            |
| AC/HDA_SYNC      | A29         | <b>Intel® High Definition Audio Sync:</b> This signal is a 48 kHz fixed rate sample sync to the codec(s). It is also used to encode the stream number.                                                                                 | O 3.3VSB | PU 1K<br>3.3VSB | AC'97 codecs are not supported.<br>AC/HDA_SYNC is a boot strap signal (see note below)     |
| AC/HDA_BITCLK    | A32         | Intel <sup>®</sup> High Definition Audio Bit Clock Output: This signal is a 24.000MHz serial data clock generated by the Intel <sup>®</sup> High Definition Audio controller.                                                          | O 3.3VSB |                 | AC'97 codecs are not supported.                                                            |
| AC/HDA_SDOUT     | A33         | Intel <sup>®</sup> High Definition Audio Serial Data Out: This signal is the serial TDM data output to the codec(s). This serial output is double-pumped for a bit rate of 48 Mb/s for Intel <sup>®</sup> High Definition Audio.       | O 3.3VSB | PU 1K<br>3.3VSB | AC'97 codecs are not supported.<br>AC/HDA_SDOUT is a boot strap signal (see<br>note below) |
| AC/HDA_SDIN[2:0] | B28-<br>B30 | Intel <sup>®</sup> High Definition Audio Serial Data In [0]: These signals are serial TDM data inputs from the three codecs. The serial input is single-pumped for a bit rate of 24 Mb/s for Intel <sup>®</sup> High Definition Audio. | I 3.3VSB |                 | AC'97 codecs are not supported.                                                            |

## • Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module.

For more information refer to section 8.5 of this user's guide.



#### Table 4 **Gigabit Ethernet Signal Descriptions**

| Gigabit Ethernet | Pin # | Description                                                                                                                                                                                                                                                                                                                                                                      |                                                                        |                            |                                      | I/O      | PU/PD | Comment       |
|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------|--------------------------------------|----------|-------|---------------|
| GBE0_MDI0+       | A13   | Gigabit Ethernet Controller 0: Media Dependent Interface Differential Pairs 0, 1, 2, 3. The MDI can operate                                                                                                                                                                                                                                                                      |                                                                        |                            |                                      |          |       | Twisted pair  |
| GBE0_MDI0-       | A12   | in 1000, 100, an                                                                                                                                                                                                                                                                                                                                                                 | d 10Mbit/sec modes. Som                                                | ne pairs are unused in s   | some modes according to the followin | g:       |       | signals for   |
| GBE0_MDI1+       | A10   |                                                                                                                                                                                                                                                                                                                                                                                  | 1000                                                                   | 100                        | 10                                   |          |       | external      |
| GBE0_MDI1-       | A9    | MDI[0]+/-                                                                                                                                                                                                                                                                                                                                                                        | B1 DA+/-                                                               | TX+/-                      | TX+/-                                |          |       | transformer.  |
| GBE0_MDI2+       | A7    |                                                                                                                                                                                                                                                                                                                                                                                  | —                                                                      |                            |                                      |          |       |               |
| GBE0_MDI2-       | A6    | MDI[1]+/-                                                                                                                                                                                                                                                                                                                                                                        | B1_DB+/-                                                               | RX+/-                      | RX+/-                                |          |       |               |
| GBE0_MDI3+       | A3    | MDI[2]+/-                                                                                                                                                                                                                                                                                                                                                                        | B1_DC+/-                                                               |                            |                                      |          |       |               |
| GBE0_MDI3-       | A2    | MDI[3]+/-                                                                                                                                                                                                                                                                                                                                                                        | B1_DD+/-                                                               |                            |                                      |          |       |               |
| GBE0_ACT#        | B2    | Gigabit Ethernet                                                                                                                                                                                                                                                                                                                                                                 | Controller 0 activity indic                                            | ator, active low.          |                                      | O 3.3VSB |       |               |
| GBE0_LINK#       | A8    | Gigabit Ethernet                                                                                                                                                                                                                                                                                                                                                                 | Gigabit Ethernet Controller 0 link indicator, active low.              |                            |                                      |          |       |               |
| GBE0_LINK100#    | A4    | Gigabit Ethernet                                                                                                                                                                                                                                                                                                                                                                 | Controller 0 100Mbit/sec                                               | link indicator, active low | Ν.                                   | O 3.3VSB |       |               |
| GBE0_LINK1000#   | A5    | Gigabit Ethernet                                                                                                                                                                                                                                                                                                                                                                 | Gigabit Ethernet Controller 0 1000Mbit/sec link indicator, active low. |                            |                                      |          |       |               |
| GBE0_CTREF       | A14   | Reference voltage for Carrier Board Ethernet channel 0 magnetics center tap. The reference voltage is determined by the requirements of the module PHY and may be as low as 0V and as high as 3.3V. The reference voltage output shall be current limited on the module. In the case in which the reference is shorter to ground, the current shall be limited to 250mA or less. |                                                                        |                            |                                      | e        |       | Not connected |

#### >Note

The GBE0\_LINK# output is only active during a 100Mbit or 1Gbit connection, it is not active during a 10Mbit connection. This is a limitation of Ethernet controller since it only has 3 LED outputs, ACT#, LINK100# and LINK1000#. The GBE0\_LINK# signal is a logic AND of the GBE0\_LINK100# and GBE0\_LINK1000# signals on the conga-BM67/BS67 module.



### Table 5Serial ATA Signal Descriptions

| Signal    | Pin # | Description                                                      | I/O    | PU/PD | Comment                                         |
|-----------|-------|------------------------------------------------------------------|--------|-------|-------------------------------------------------|
| SATA0_RX+ | A19   | Serial ATA channel 0, Receive Input differential pair.           | I SATA |       | Supports Serial ATA specification, Revision 3.0 |
| SATA0_RX- | A20   |                                                                  |        |       |                                                 |
| SATA0_TX+ | A16   | Serial ATA channel 0, Transmit Output differential pair.         | O SATA |       | Supports Serial ATA specification, Revision 3.0 |
| SATA0_TX- | A17   |                                                                  |        |       |                                                 |
| SATA1_RX+ | B19   | Serial ATA channel 1, Receive Input differential pair.           | I SATA |       | Supports Serial ATA specification, Revision 3.0 |
| SATA1_RX- | B20   |                                                                  |        |       |                                                 |
| SATA1_TX+ | B16   | Serial ATA channel 1, Transmit Output differential pair.         | O SATA |       | Supports Serial ATA specification, Revision 3.0 |
| SATA1_TX- | B17   |                                                                  |        |       |                                                 |
| SATA2_RX+ | A25   | Serial ATA channel 2, Receive Input differential pair.           | I SATA |       | Supports Serial ATA specification, Revision 2.6 |
| SATA2_RX- | A26   |                                                                  |        |       |                                                 |
| SATA2_TX+ | A22   | Serial ATA channel 2, Transmit Output differential pair.         | O SATA |       | Supports Serial ATA specification, Revision 2.6 |
| SATA2_TX- | A23   |                                                                  |        |       |                                                 |
| SATA3_RX+ | B25   | Serial ATA channel 3, Receive Input differential pair.           | I SATA |       | Supports Serial ATA specification, Revision 2.6 |
| SATA3_RX- | B26   |                                                                  |        |       |                                                 |
| SATA3_TX+ | B22   | Serial ATA channel 3, Transmit Output differential pair.         | O SATA |       | Supports Serial ATA specification, Revision 2.6 |
| SATA3_TX- | B23   |                                                                  |        |       |                                                 |
| ATA_ACT#  | A28   | ATA (parallel and serial) or SAS activity indicator, active low. | O 3.3V |       |                                                 |



| Signal        | Pin # | Description                                               | I/O    | PU/PD | Comment                                                                  |
|---------------|-------|-----------------------------------------------------------|--------|-------|--------------------------------------------------------------------------|
| PCIE_RX0+     | B68   | PCI Express channel 0, Receive Input differential pair.   | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_RX0-     | B69   |                                                           |        |       |                                                                          |
| PCIE_TX0+     | A68   | PCI Express channel 0, Transmit Output differential pair. | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_TX0-     | A69   |                                                           |        |       |                                                                          |
| PCIE_RX1+     | B64   | PCI Express channel 1, Receive Input differential pair.   | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_RX1-     | B65   |                                                           |        |       |                                                                          |
| PCIE_TX1+     | A64   | PCI Express channel 1, Transmit Output differential pair. | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_TX1-     | A65   |                                                           |        |       |                                                                          |
| PCIE_RX2+     | B61   | PCI Express channel 2, Receive Input differential pair.   | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_RX2-     | B62   |                                                           |        |       |                                                                          |
| PCIE_TX2+     | A61   | PCI Express channel 2, Transmit Output differential pair. | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_TX2-     | A62   |                                                           |        |       |                                                                          |
| PCIE_RX3+     | B58   | PCI Express channel 3, Receive Input differential pair.   | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_RX3-     | B59   |                                                           |        |       |                                                                          |
| PCIE_TX3+     | A58   | PCI Express channel 3, Transmit Output differential pair. | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_TX3-     | A59   |                                                           |        |       |                                                                          |
| PCIE_RX4+     | B55   | PCI Express channel 4, Receive Input differential pair.   | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_RX4-     | B56   |                                                           |        |       |                                                                          |
| PCIE_TX4+     | A55   | PCI Express channel 4, Transmit Output differential pair. | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_TX4-     | A56   |                                                           |        |       |                                                                          |
| PCIE_RX5+     | B52   | PCI Express channel 5, Receive Input differential pair.   | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_RX5-     | B53   |                                                           |        |       |                                                                          |
| PCIE_TX5+     | A52   | PCI Express channel 5, Transmit Output differential pair. | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                    |
| PCIE_TX5-     | A53   |                                                           |        |       |                                                                          |
| PCIE_CLK_REF+ | A88   | PCI Express Reference Clock output for all PCI Express    | O PCIE |       | A PCI Express Gen2 compliant clock buffer chip must be used              |
| PCIE_CLK_REF- | A89   | and PCI Express Graphics Lanes.                           |        |       | on the carrier board if more than one PCI Express device is designed in. |

#### Table 6PCI Express Signal Descriptions (general purpose)

### Table 7 ExpressCard Support Pins Signal Descriptions

| Signal       | Pin # | Description                       | I/O    | PU/PD       | Comment |
|--------------|-------|-----------------------------------|--------|-------------|---------|
| EXCD0_CPPE#  | A49   | ExpressCard capable card request. | I 3.3V | PU 10k 3.3V |         |
| EXCD1_CPPE#  | B48   |                                   |        |             |         |
| EXCD0_PERST# | A48   | ExpressCard Reset                 | O 3.3V | PU 10k 3.3V |         |
| EXCD1_PERST# | B47   |                                   |        |             |         |



#### Table 8LPC Signal Descriptions

| Signal        | Pin # | Description                                   | I/O         | PU/PD       | Comment |
|---------------|-------|-----------------------------------------------|-------------|-------------|---------|
| LPC_AD[0:3]   | B4-B7 | LPC multiplexed address, command and data bus | I/O 3.3V    |             |         |
| LPC_FRAME#    | B3    | LPC frame indicates the start of an LPC cycle | O 3.3V      |             |         |
| LPC_DRQ[0:1]# | B8-B9 | LPC serial DMA request                        | I 3.3V      |             |         |
| LPC_SERIRQ    | A50   | LPC serial interrupt                          | I/O OD 3.3V | PU 10k 3.3V |         |
| LPC_CLK       | B10   | LPC clock output - 33MHz nominal              | O 3.3V      |             |         |

#### Table 9USB Signal Descriptions

| Signal      | Pin # | Description                                                                                                                | I/O    | PU/PD  | Comment                                            |
|-------------|-------|----------------------------------------------------------------------------------------------------------------------------|--------|--------|----------------------------------------------------|
| USB0+       | A46   | USB Port 0, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB0-       | A45   | USB Port 0, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1+       | B46   | USB Port 1, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1-       | B45   | USB Port 1, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2+       | A43   | USB Port 2, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2-       | A42   | USB Port 2, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3+       | B43   | USB Port 3, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3-       | B42   | USB Port 3, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB4+       | A40   | USB Port 4, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB4-       | A39   | USB Port 4, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB5+       | B40   | USB Port 5, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB5-       | B39   | USB Port 5, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB6+       | A37   | USB Port 6, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB6-       | A36   | USB Port 6, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB7+       | B37   | USB Port 7, data + or D+                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB7-       | B36   | USB Port 7, data - or D-                                                                                                   | I/O    |        | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB_0_1_OC# | B44   | USB over-current sense, USB ports 0 and 1. A pull-up for this line shall                                                   | 1      | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current<br>monitor on the carrier board may drive this line low. | 3.3VSB | 3.3VSB |                                                    |
| USB_2_3_OC# | A44   | USB over-current sense, USB ports 2 and 3. A pull-up for this line shall                                                   | 1      | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current                                                          | 3.3VSB | 3.3VSB |                                                    |
|             |       | monitor on the carrier board may drive this line low.                                                                      |        |        |                                                    |
| USB_4_5_OC# | B38   | USB over-current sense, USB ports 4 and 5. A pull-up for this line shall                                                   |        | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current<br>monitor on the carrier board may drive this line low. | 3.3VSB | 3.3VSB |                                                    |
| USB_6_7_OC# | A38   | USB over-current sense, USB ports 6 and 7. A pull-up for this line shall                                                   | 1      | PU 10k | Do not pull this line high on the carrier board.   |
|             |       | be present on the module. An open drain driver from a USB current                                                          | 3.3VSB | 3.3VSB |                                                    |
|             |       | monitor on the carrier board may drive this line low.                                                                      |        |        |                                                    |



#### Table 10CRT Signal Descriptions

| Signal      | Pin # | Description                                                                           | I/O       | PU/PD       | Comment       |
|-------------|-------|---------------------------------------------------------------------------------------|-----------|-------------|---------------|
| VGA_RED     | B89   | Red for monitor. Analog DAC output, designed to drive a 37.5-Ohm equivalent load.     | O Analog  | PD 150R     | Analog output |
| VGA_GRN     | B91   | Green for monitor. Analog DAC output, designed to drive a 37.5-Ohm equivalent load.   | O Analog  | PD 150R     | Analog output |
| VGA_BLU     | B92   | Blue for monitor. Analog DAC output, designed to drive a 37.5-Ohm equivalent load.    | O Analog  | PD 150R     | Analog output |
| VGA_HSYNC   | B93   | Horizontal sync output to VGA monitor                                                 | O 3.3V    |             |               |
| VGA_VSYNC   | B94   | Vertical sync output to VGA monitor                                                   | O 3.3V    |             |               |
| VGA_I2C_CK  | B95   | DDC clock line (I <sup>2</sup> C port dedicated to identify VGA monitor capabilities) | I/O OD 5V | PU 2k2 3.3V |               |
| VGA_I2C_DAT | B96   | DDC data line.                                                                        | I/O OD 5V | PU 2k2 3.3V |               |

#### Table 11 LVDS Signal Descriptions

| Signal         | Pin # | Description                                          | I/O      | PU/PD       | Comment                                               |
|----------------|-------|------------------------------------------------------|----------|-------------|-------------------------------------------------------|
| LVDS_A0+       | A71   | LVDS Channel A differential pairs                    | O LVDS   |             |                                                       |
| LVDS_A0-       | A72   |                                                      |          |             |                                                       |
| LVDS_A1+       | A73   |                                                      |          |             |                                                       |
| LVDS_A1-       | A74   |                                                      |          |             |                                                       |
| LVDS_A2+       | A75   |                                                      |          |             |                                                       |
| LVDS_A2-       | A76   |                                                      |          |             |                                                       |
| LVDS_A3+       | A78   |                                                      |          |             |                                                       |
| LVDS_A3-       | A79   |                                                      |          |             |                                                       |
| LVDS_A_CK+     | A81   | LVDS Channel A differential clock                    | O LVDS   |             |                                                       |
| LVDS_A_CK-     | A82   |                                                      |          |             |                                                       |
| LVDS_B0+       | B71   | LVDS Channel B differential pairs                    | O LVDS   |             |                                                       |
| LVDS_B0-       | B72   |                                                      |          |             |                                                       |
| LVDS_B1+       | B73   |                                                      |          |             |                                                       |
| LVDS_B1-       | B74   |                                                      |          |             |                                                       |
| LVDS_B2+       | B75   |                                                      |          |             |                                                       |
| LVDS_B2-       | B76   |                                                      |          |             |                                                       |
| LVDS_B3+       | B77   |                                                      |          |             |                                                       |
| LVDS_B3-       | B78   |                                                      |          |             |                                                       |
| LVDS_B_CK+     | B81   | LVDS Channel B differential clock                    | O LVDS   |             |                                                       |
| LVDS_B_CK-     | B82   |                                                      |          |             |                                                       |
| LVDS_VDD_EN    | A77   | LVDS panel power enable                              | O 3.3V   | PD 10k      |                                                       |
| LVDS_BKLT_EN   | B79   | LVDS panel backlight enable                          | O 3.3V   | PD 10k      |                                                       |
| LVDS_BKLT_CTRL | B83   | LVDS panel backlight brightness control              | O 3.3V   |             |                                                       |
| LVDS_I2C_CK    | A83   | DDC lines used for flat panel detection and control. | O 3.3V   | PU 2k2 3.3V |                                                       |
| LVDS_I2C_DAT   | A84   | DDC lines used for flat panel detection and control. | I/O 3.3V | PU 2k2 3.3V | LVDS_I2C_DAT is a boot strap signal (see note below). |

#### • Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 8.5 of this user's guide.



#### Table 12 SPI BIOS Flash Interface Signal Descriptions

| Signal     | Pin # | Description                                                                                                         | I/O      | PU/PD            | Comment                                                                  |
|------------|-------|---------------------------------------------------------------------------------------------------------------------|----------|------------------|--------------------------------------------------------------------------|
| SPI_CS#    | B97   | Chip select for Carrier Board SPI BIOS Flash.                                                                       | O 3.3VSB |                  | Carrier shall pull to SPI_POWER when external SPI provided but not used. |
| SPI_MISO   | A92   | Data in to module from carrier board SPI BIOS flash.                                                                | I 3.3VSB |                  |                                                                          |
| SPI_MOSI   | A95   | Data out from module to carrier board SPI BIOS flash.                                                               | O 3.3VSB |                  |                                                                          |
| SPI_CLK    | A94   | Clock from module to carrier board SPI BIOS flash.                                                                  | O 3.3VSB |                  |                                                                          |
| SPI_POWER  | A91   | Power source for carrier board SPI BIOS flash. SPI_POWER shall be used to power SPI BIOS flash on the carrier only. | + 3.3VSB |                  |                                                                          |
| BIOS_DIS0# | A34   | Selection strap to determine the BIOS boot device.                                                                  | I 3.3VSB | PU 10K<br>3.3VSB | Carrier shall pull to GND or leave no-<br>connect.                       |
| BIOS_DIS1# | B88   | Selection strap to determine the BIOS boot device.                                                                  | I 3.3VSB | PU 10K<br>3.3VSB | Carrier shall pull to GND or leave no-<br>connect                        |

#### Table 13 Miscellaneous Signal Descriptions

| Signal      | Pin # | Description                                                                                                                                                                                                                                      | I/O      | PU/PD         | Comment                                         |
|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|-------------------------------------------------|
| I2C_CK      | B33   | General purpose I <sup>2</sup> C port clock output/input                                                                                                                                                                                         | I/O 3.3V | PU 2K2 3.3VSB |                                                 |
| I2C_DAT     | B34   | General purpose I <sup>2</sup> C port data I/O line                                                                                                                                                                                              | I/O 3.3V | PU 2K2 3.3VSB |                                                 |
| SPKR        | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                                                                                                                                                                      | O 3.3V   |               | SPEAKER is a boot strap signal (see note below) |
| WDT         | B27   | Output indicating that a watchdog time-out event has occurred.                                                                                                                                                                                   | O 3.3V   |               |                                                 |
| KBD_RST#    | A86   | Input to module from (optional) external keyboard controller that can force a reset.<br>Pulled high on the module. This is a legacy artifact of the PC-AT.                                                                                       | I        | PU 10K 3.3V   |                                                 |
| KBD_A20GATE | A87   | Input to module from (optional) external keyboard controller that can be used to control the CPU A20 gate line. The A20GATE restricts the memory access to the bottom megabyte and is a legacy artifact of the PC-AT. Pulled high on the module. | I        | PU 10K 3.3V   |                                                 |

#### Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 8.5 of this user's guide.



#### Table 14 General Purpose I/O Signal Descriptions

| Signal | Pin # | Description                                                       | I/O    | PU/PD       | Comment |
|--------|-------|-------------------------------------------------------------------|--------|-------------|---------|
| GPO[0] | A93   | General purpose output pins.                                      | O 3.3V |             |         |
| GPO[1] | B54   | General purpose output pins.                                      | O 3.3V |             |         |
| GPO[2] | B57   | General purpose output pins.                                      | O 3.3V |             |         |
| GPO[3] | B63   | General purpose output pins.                                      | O 3.3V |             |         |
| GPI[0] | A54   | General purpose input pins. Pulled high internally on the module. | I 3.3V | PU 10K 3.3V |         |
| GPI[1] | A63   | General purpose input pins. Pulled high internally on the module. | I 3.3V | PU 10K 3.3V |         |
| GPI[2] | A67   | General purpose input pins. Pulled high internally on the module. | I 3.3V | PU 10K 3.3V |         |
| GPI[3] | A85   | General purpose input pins. Pulled high internally on the module. | I 3.3V | PU 10K 3.3V |         |

#### Table 15 Power and System Management Signal Descriptions

| Signal     | Pin # | Description                                                                                                                                                                                                                                                                       | I/O              | PU/PD         | Comment                                 |
|------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------|-----------------------------------------|
| PWRBTN#    | B12   | Power button to bring system out of S5 (soft off), active on rising edge.                                                                                                                                                                                                         | I 3.3VSB         | PU 10k 3.3VSB |                                         |
| SYS_RESET# | B49   | Reset button input. Active low input. Edge triggered.<br>System will not be held in hardware reset while this input is kept low.                                                                                                                                                  | I 3.3VSB         | PU 10k 3.3VSB |                                         |
| CB_RESET#  | B50   | Reset output from module to Carrier Board. Active low. Issued by module chipset and may result from a low SYS_RESET# input, a low PWR_OK input, a VCC_12V power input that falls below the minimum specification, a watchdog timeout, or may be initiated by the module software. | O 3.3V           | PD 100k       |                                         |
| PWR_OK     | B24   | Power OK from main power supply. A high value indicates that the power is good.                                                                                                                                                                                                   | I 3.3V           |               | Set by resistor divider to accept 3.3V. |
| SUS_STAT#  | B18   | Indicates imminent suspend operation; used to notify LPC devices.                                                                                                                                                                                                                 | O 3.3VSB         | PU 10k 3.3VSB |                                         |
| SUS_S3#    | A15   | Indicates system is in Suspend to RAM state. Active-low output. An inverted copy of SUS_S3# on the carrier board (also known as "PS_ON") may be used to enable the non-standby power on a typical ATX power supply.                                                               | O 3.3VSB         |               |                                         |
| SUS_S4#    | A18   | Indicates system is in Suspend to Disk state. Active low output.                                                                                                                                                                                                                  | O 3.3VSB         |               | Not supported                           |
| SUS_S5#    | A24   | Indicates system is in Soft Off state.                                                                                                                                                                                                                                            | O 3.3VSB         |               |                                         |
| WAKE0#     | B66   | PCI Express wake up signal.                                                                                                                                                                                                                                                       | I 3.3VSB         | PU 10k 3.3VSB |                                         |
| WAKE1#     | B67   | General purpose wake up signal. May be used to implement wake-up on PS/2 keyboard or mouse activity.                                                                                                                                                                              | I 3.3VSB         | PU 10k 3.3VSB |                                         |
| BATLOW#    | A27   | Battery low input. This signal may be driven low by external circuitry to signal that the system battery is low, or may be used to signal some other external power-management event.                                                                                             | I 3.3VSB         | PU 10k 3.3VSB |                                         |
| THRM#      | B35   | Input from off-module temp sensor indicating an over-temp situation.                                                                                                                                                                                                              | I 3.3V           | PU 10k 3.3V   |                                         |
| THERMTRIP# | A35   | Active low output indicating that the CPU has entered thermal shutdown.                                                                                                                                                                                                           | O 3.3V           | PU 10k 3.3V   |                                         |
| SMB_CK     | B13   | System Management Bus bidirectional clock line. Power sourced through 5V standby rail and main power rails.                                                                                                                                                                       | I/O 3.3VSB       | PU 2k2 3.3VSB |                                         |
| SMB_DAT#   | B14   | System Management Bus bidirectional data line.                                                                                                                                                                                                                                    | I/O OD<br>3.3VSB | PU 2k2 3.3VSB |                                         |
| SMB_ALERT# | B15   | System Management Bus Alert – active low input can be used to generate an SMI# (System Management Interrupt) or to wake the system.                                                                                                                                               | I 3.3VSB         | PU 10k 3.3VSB |                                         |



| Table 16 | Power and | <b>GND Signal</b> | Descriptions |
|----------|-----------|-------------------|--------------|
|----------|-----------|-------------------|--------------|

| Signal     | Pin #                   | Description                                                                          | I/O | PU/PD | Comment |
|------------|-------------------------|--------------------------------------------------------------------------------------|-----|-------|---------|
| VCC_12V    | A104-A109               | Primary power input: +12V nominal. All available VCC_12V pins on the connector(s)    | Р   |       |         |
|            | B104-B109               | shall be used.                                                                       |     |       |         |
| VCC_5V_SBY | B84-B87                 | Standby power input: +5.0V nominal. If VCC5_SBY is used, all available VCC_5V_SBY    | Р   |       |         |
|            |                         | pins on the connector(s) shall be used. Only used for standby and suspend functions. |     |       |         |
|            |                         | May be left unconnected if these functions are not used in the system design.        |     |       |         |
| VCC_RTC    | A47                     | Real-time clock circuit-power input. Nominally +3.0V.                                | Р   |       |         |
| GND        | A1, A11, A21, A31, A41, | Ground - DC power and signal and AC signal return path.                              | Р   |       |         |
|            | A51, A57, A66, A80,     | All available GND connector pins shall be used and tied to Carrier Board GND plane.  |     |       |         |
|            | A90, A96, A100, A110,   |                                                                                      |     |       |         |
|            | B1, B11, B21, B31, B41, |                                                                                      |     |       |         |
|            | B51, B60, B70, B80,     |                                                                                      |     |       |         |
|            | B90, B100, B110         |                                                                                      |     |       |         |



# 8.2 A-B Connector Pinout

| Table 17 | <b>Connector A-B Pinout</b> |
|----------|-----------------------------|
|----------|-----------------------------|

| Pin | Row A          | Pin | Row B        | Pin | Row A         | Pin | Row B          |
|-----|----------------|-----|--------------|-----|---------------|-----|----------------|
| A1  | GND (FIXED)    | B1  | GND (FIXED)  | A56 | PCIE_TX4-     | B56 | PCIE_RX4-      |
| A2  | GBE0_MDI3-     | B2  | GBE0_ACT#    | A57 | GND           | B57 | GPO2           |
| A3  | GBE0_MDI3+     | B3  | LPC_FRAME#   | A58 | PCIE_TX3+     | B58 | PCIE_RX3+      |
| A4  | GBE0_LINK100#  | B4  | LPC_AD0      | A59 | PCIE_TX3-     | B59 | PCIE_RX3-      |
| A5  | GBE0_LINK1000# | B5  | LPC_AD1      | A60 | GND (FIXED)   | B60 | GND (FIXED)    |
| A6  | GBE0_MDI2-     | B6  | LPC_AD2      | A61 | PCIE_TX2+     | B61 | PCIE_RX2+      |
| A7  | GBE0_MDI2+     | B7  | LPC_AD3      | A62 | PCIE_TX2-     | B62 | PCIE_RX2-      |
| A8  | GBE0_LINK#     | B8  | LPC_DRQ0#    | A63 | GPI1          | B63 | GPO3           |
| A9  | GBE0_MDI1-     | B9  | LPC_DRQ1#    | A64 | PCIE_TX1+     | B64 | PCIE_RX1+      |
| A10 | GBE0_MDI1+     | B10 | LPC_CLK      | A65 | PCIE_TX1-     | B65 | PCIE_RX1-      |
| A11 | GND (FIXED)    | B11 | GND (FIXED)  | A66 | GND           | B66 | WAKE0#         |
| A12 | GBE0_MDI0-     | B12 | PWRBTN#      | A67 | GPI2          | B67 | WAKE1#         |
| A13 | GBE0_MDI0+     | B13 | SMB_CK       | A68 | PCIE_TX0+     | B68 | PCIE_RX0+      |
| A14 | GBE0_CTREF (*) | B14 | SMB_DAT      | A69 | PCIE_TX0-     | B69 | PCIE_RX0-      |
| A15 | SUS_S3#        | B15 | SMB_ALERT#   | A70 | GND (FIXED)   | B70 | GND (FIXED)    |
| A16 | SATA0_TX+      | B16 | SATA1_TX+    | A71 | LVDS_A0+      | B71 | LVDS_B0+       |
| A17 | SATA0_TX-      | B17 | SATA1_TX-    | A72 | LVDS_A0-      | B72 | LVDS_B0-       |
| A18 | SUS_S4# (*)    | B18 | SUS_STAT#    | A73 | LVDS_A1+      | B73 | LVDS_B1+       |
| A19 | SATA0_RX+      | B19 | SATA1_RX+    | A74 | LVDS_A1-      | B74 | LVDS_B1-       |
| A20 | SATA0_RX-      | B20 | SATA1_RX-    | A75 | LVDS_A2+      | B75 | LVDS_B2+       |
| A21 | GND (FIXED)    | B21 | GND (FIXED)  | A76 | LVDS_A2-      | B76 | LVDS_B2-       |
| A22 | SATA2_TX+      | B22 | SATA3_TX+    | A77 | LVDS_VDD_EN   | B77 | LVDS_B3+       |
| A23 | SATA2_TX-      | B23 | SATA3_TX-    | A78 | LVDS_A3+      | B78 | LVDS_B3-       |
| A24 | SUS_S5#        | B24 | PWR_OK       | A79 | LVDS_A3-      | B79 | LVDS_BKLT_EN   |
| A25 | SATA2_RX+      | B25 | SATA3_RX+    | A80 | GND (FIXED)   | B80 | GND (FIXED)    |
| A26 | SATA2_RX-      | B26 | SATA3_RX-    | A81 | LVDS_A_CK+    | B81 | LVDS_B_CK+     |
| A27 | BATLOW#        | B27 | WDT          | A82 | LVDS_A_CK-    | B82 | LVDS_B_CK-     |
| A28 | (S)ATA_ACT#    | B28 | AC/HDA_SDIN2 | A83 | LVDS_I2C_CK   | B83 | LVDS_BKLT_CTRL |
| A29 | AC/HDA_SYNC    | B29 | AC/HDA_SDIN1 | A84 | LVDS_I2C_DAT  | B84 | VCC_5V_SBY     |
| A30 | AC/HDA_RST#    | B30 | AC/HDA_SDIN0 | A85 | GPI3          | B85 | VCC_5V_SBY     |
| A31 | GND (FIXED)    | B31 | GND (FIXED)  | A86 | KBD_RST#      | B86 | VCC_5V_SBY     |
| A32 | AC/HDA_BITCLK  | B32 | SPKR         | A87 | KBD_A20GATE   | B87 | VCC_5V_SBY     |
| A33 | AC/HDA_SDOUT   | B33 | I2C_CK       | A88 | PCIE0_CK_REF+ | B88 | BIOS_DIS1#     |
| A34 | BIOS_DIS0#     | B34 | I2C_DAT      | A89 | PCIE0_CK_REF- | B89 | VGA_RED        |
| A35 | THRMTRIP#      | B35 | THRM#        | A90 | GND (FIXED)   | B90 | GND (FIXED)    |
| A36 | USB6-          | B36 | USB7-        | A91 | SPI_POWER     | B91 | VGA_GRN        |
| A37 | USB6+          | B37 | USB7+        | A92 | SPI_MISO      | B92 | VGA_BLU        |



| Pin | Row A        | Pin | Row B        | Pin  | Row A       | Pin  | Row B       |
|-----|--------------|-----|--------------|------|-------------|------|-------------|
| A38 | USB_6_7_OC#  | B38 | USB_4_5_OC#  | A93  | GPO0        | B93  | VGA_HSYNC   |
| A39 | USB4-        | B39 | USB5-        | A94  | SPI_CLK     | B94  | VGA_VSYNC   |
| A40 | USB4+        | B40 | USB5+        | A95  | SPI_MOSI    | B95  | VGA_I2C_CK  |
| A41 | GND (FIXED)  | B41 | GND (FIXED)  | A96  | GND         | B96  | VGA_I2C_DAT |
| A42 | USB2-        | B42 | USB3-        | A97  | TYPE10#     | B97  | SPI_CS#     |
| A43 | USB2+        | B43 | USB3+        | A98  | RSVD        | B98  | RSVD        |
| A44 | USB_2_3_OC#  | B44 | USB_0_1_OC#  | A99  | RSVD        | B99  | RSVD        |
| A45 | USB0-        | B45 | USB1-        | A100 | GND (FIXED) | B100 | GND (FIXED) |
| A46 | USB0+        | B46 | USB1+        | A101 | RSVD        | B101 | RSVD        |
| A47 | VCC_RTC      | B47 | EXCD1_PERST# | A102 | RSVD        | B102 | RSVD        |
| A48 | EXCD0_PERST# | B48 | EXCD1_CPPE#  | A103 | RSVD        | B103 | RSVD        |
| A49 | EXCD0_CPPE#  | B49 | SYS_RESET#   | A104 | VCC_12V     | B104 | VCC_12V     |
| A50 | LPC_SERIRQ   | B50 | CB_RESET#    | A105 | VCC_12V     | B105 | VCC_12V     |
| A51 | GND (FIXED)  | B51 | GND (FIXED)  | A106 | VCC_12V     | B106 | VCC_12V     |
| A52 | PCIE_TX5+    | B52 | PCIE_RX5+    | A107 | VCC_12V     | B107 | VCC_12V     |
| A53 | PCIE_TX5-    | B53 | PCIE_RX5-    | A108 | VCC_12V     | B108 | VCC_12V     |
| A54 | GPI0         | B54 | GPO1         | A109 | VCC_12V     | B109 | VCC_12V     |
| A55 | PCIE_TX4+    | B55 | PCIE_RX4+    | A110 | GND (FIXED) | B110 | GND (FIXED) |

#### • Note

The signals marked with an asterisk symbol (\*) are not supported on the conga-BM67/BS67.



# 8.3 C-D Connector Signal Descriptions

### Table 18PCI Signal Descriptions

| Signal                           | Pin #       | Description                                                                                       | I/O      | PU/PD        | Comment |
|----------------------------------|-------------|---------------------------------------------------------------------------------------------------|----------|--------------|---------|
| PCI_AD[0, 2, 4,                  |             | PCI bus multiplexed address and data lines                                                        | I/O 3.3V |              |         |
| 6, 8, 10, 12]                    | C30         |                                                                                                   |          |              |         |
| PCI_AD[1, 3,                     | D22-        |                                                                                                   |          |              |         |
| 5, 7]                            | D25         |                                                                                                   |          |              |         |
| PCI_AD[9, 11,                    | D27-        |                                                                                                   |          |              |         |
| 13, 15]                          | D30         |                                                                                                   |          |              |         |
| PCI_AD14                         | C32         |                                                                                                   |          |              |         |
| PCI_AD[16, 18,                   |             |                                                                                                   |          |              |         |
| 20, 22]                          | D40         |                                                                                                   |          |              |         |
| PCI_AD[17, 19]<br>PCI_AD[21, 23] |             |                                                                                                   |          |              |         |
| PCI_AD[21, 23]<br>PCI_AD[24, 26, |             |                                                                                                   |          |              |         |
| 28, 30]                          | D42-<br>D45 |                                                                                                   |          |              |         |
| PCI_AD[25, 27,                   |             |                                                                                                   |          |              |         |
| 29, 31]                          | C48         |                                                                                                   |          |              |         |
| PCI_C/BE0#                       | D26         | PCI bus byte enable lines, active low                                                             | I/O 3.3V |              |         |
| PCI_C/BE1#                       | C33         |                                                                                                   |          |              |         |
| PCI_C/BE2#                       | C38         |                                                                                                   |          |              |         |
| PCI_C/BE3#                       | C44         |                                                                                                   |          |              |         |
| PCI_DEVSEL#                      | C36         | PCI bus Device Select, active low.                                                                | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_FRAME#                       | D36         | PCI bus Frame control line, active low.                                                           | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_IRDY#                        | C37         | PCI bus Initiator Ready control line, active low.                                                 | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_TRDY#                        | D35         | PCI bus Target Ready control line, active low.                                                    | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_STOP#                        | D34         | PCI bus STOP control line, active low, driven by cycle initiator.                                 | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_PAR                          | D32         | PCI bus parity                                                                                    | I/O 3.3V |              |         |
| PCI_PERR#                        | C34         | Parity Error: An external PCI device drives PERR# when it receives data that has a parity error.  | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_REQ0#                        | C22         | PCI bus master request input lines, active low.                                                   | 1 3.3V   | PU 4K75 3.3V |         |
| PCI_REQ1#                        | C19         |                                                                                                   |          |              |         |
| PCI_REQ2#                        | C17         |                                                                                                   |          |              |         |
| PCI_REQ3#                        | D20         |                                                                                                   |          |              |         |
| PCI_GNT0#                        | C20         | PCI bus master grant output lines, active low.                                                    | O 3.3V   |              |         |
| PCI_GNT1#                        | C18         |                                                                                                   |          |              |         |
| PCI_GNT2#                        | C16         |                                                                                                   |          |              |         |
| PCI_GNT3#                        | D19         |                                                                                                   |          |              |         |
| PCI_RESET#                       | C23         | PCI Reset output, active low.                                                                     | O 3.3V   |              |         |
| PCI_LOCK#                        | C35         | PCI Lock control line, active low.                                                                | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_SERR#                        | D33         | System Error: SERR# may be pulsed active by any PCI device that detects a system error condition. | I/O 3.3V | PU 4K75 3.3V |         |
| PCI_PME#                         | C15         | PCI Power Management Event: PCI peripherals drive PME# to wake system from low-power states       | I/O OD   |              |         |
|                                  |             | S1–S5.                                                                                            | 3.3VSB   |              |         |



| Signal      | Pin # | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O      | PU/PD        | Comment       |
|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|---------------|
| PCI_CLKRUN# | D48   | Bidirectional pin used to support PCI clock run protocol for mobile systems.                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I/O 3.3V | PU 10k 3.3V  |               |
| PCI_IRQA#   | C49   | PCI interrupt request lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I 3.3V   | PU 4K75 3.3V |               |
| PCI_IRQB#   | C50   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |              |               |
| PCI_IRQC#   | D46   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |              |               |
| PCI_IRQD#   | D47   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |              |               |
| PCI_CLK     | D50   | PCI 33MHz clock output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | O 3.3V   |              |               |
| PCI_M66EN   | D49   | <ul> <li>Module input signal indicates whether an off-module PCI device is capable of 66MHz operation.</li> <li>Pulled to GND by Carrier Board device or by Slot Card if the devices are NOT capable of 66MHz operation.</li> <li>If the module is not capable of supporting 66MHz PCI operation, this input may be a no-connect on the module.</li> <li>If the module is capable of supporting 66MHz PCI operation, and if this input is held low by the Carrier Board, the module PCI interface shall operate at 33MHz.</li> </ul> | I 3.3V   |              | Not connected |

## Note

The PCI interface is specified to be +5V tolerant, with +3.3V signaling.



#### Table 19IDE Signal Descriptions

| Signal            | Pin #    | Description                                                                                                                                                                | I/O      | PU/PD         | Comment |
|-------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|---------|
| IDE_D0            | D7       | Bidirectional data to / from IDE device.                                                                                                                                   | I/O 3.3V | IDE_D7 PD 10k |         |
| IDE_D1            | C10      |                                                                                                                                                                            |          |               |         |
| IDE_D2            | C8       |                                                                                                                                                                            |          |               |         |
| IDE_D3            | C4       |                                                                                                                                                                            |          |               |         |
| IDE_D4            | D6       |                                                                                                                                                                            |          |               |         |
| IDE_D5            | D2       |                                                                                                                                                                            |          |               |         |
| IDE_D6            | C3       |                                                                                                                                                                            |          |               |         |
| IDE_D7            | C2       |                                                                                                                                                                            |          |               |         |
| IDE_D8            | C6<br>C7 |                                                                                                                                                                            |          |               |         |
| IDE_D9<br>IDE_D10 | D3       |                                                                                                                                                                            |          |               |         |
| IDE_D10           | D3<br>D4 |                                                                                                                                                                            |          |               |         |
| IDE_D12           | D4<br>D5 |                                                                                                                                                                            |          |               |         |
| IDE_D12           | C9       |                                                                                                                                                                            |          |               |         |
| IDE_D14           | C12      |                                                                                                                                                                            |          |               |         |
| IDE_D15           | C5       |                                                                                                                                                                            |          |               |         |
| IDE_A[0.2]        | D13-D15  | Address lines to IDE device.                                                                                                                                               | O 3.3V   |               |         |
| IDE_IOW#          | D9       | I/O write line to IDE device. Data latched on trailing (rising) edge.                                                                                                      | O 3.3V   |               |         |
| IDE_IOR#          | C14      | I/O read line to IDE device.                                                                                                                                               | O 3.3V   |               |         |
| IDE_REQ           | D8       | IDE Device DMA Request. It is asserted by the IDE device to request a data transfer.                                                                                       | I 3.3V   | PD 5k1        |         |
| IDE_ACK#          | D10      | IDE Device DMA Acknowledge.                                                                                                                                                | O 3.3V   |               |         |
| IDE_CS1#          | D16      | IDE Device Chip Select for 1F0h to 1FFh range.                                                                                                                             | O 3.3V   |               |         |
| IDE_CS3#          | D17      | IDE Device Chip Select for 3F0h to 3FFh range.                                                                                                                             | O 3.3V   |               |         |
| IDE_IORDY         | C13      | IDE device I/O ready input. Pulled low by the IDE device to extend the cycle.                                                                                              | I 3.3V   | PU 4k75 3.3V  |         |
| IDE_RESET#        | D18      | Reset output to IDE device, active low.                                                                                                                                    | O 3.3V   |               |         |
| IDE_IRQ           | D12      | Interrupt request from IDE device.                                                                                                                                         | I 3.3V   | PD 10k        |         |
| IDE_CBLID#        | D77      | Input from off-module hardware indicating the type of IDE cable being used. High indicates a                                                                               | I 3.3V   | PD 1k         |         |
|                   |          | 40-pin cable used for legacy IDE modes. Low indicates that an 80-pin cable with interleaved grounds is used. Such a cable is required for Ultra-DMA 66, 100 and 133 modes. |          |               |         |

### • Note

The IDE interface is specified to be +5V tolerant, with +3.3V signaling.



| Signal    | Pin # | Description                                                                                | I/O    | PU/PD | Comment                       |
|-----------|-------|--------------------------------------------------------------------------------------------|--------|-------|-------------------------------|
| PEG_RX0+  | C52   | PCI Express Graphics Receive Input differential pairs. Some of these lines are multiplexed | I PCIE |       | PCI Express Graphics (PEG) is |
| PEG_RX0-  | C53   | with SDVO lines.                                                                           |        |       | not supported on the          |
| PEG_RX1+  | C55   | Note: Can also be used as PCI Express Receive Input differential pairs 16 through 31 known |        |       | conga-BM67/BS67 (see note     |
| PEG_RX1-  | C56   | as PCIE_RX[16-31] + and                                                                    |        |       | below).                       |
| PEG_RX2+  | C58   |                                                                                            |        |       |                               |
| PEG_RX2-  | C59   |                                                                                            |        |       |                               |
| PEG_RX3+  | C61   |                                                                                            |        |       |                               |
| PEG_RX3-  | C62   |                                                                                            |        |       |                               |
| PEG_RX4+  | C65   |                                                                                            |        |       |                               |
| PEG_RX4-  | C66   |                                                                                            |        |       |                               |
| PEG_RX5+  | C68   |                                                                                            |        |       |                               |
| PEG_RX5-  | C69   |                                                                                            |        |       |                               |
| PEG_RX6+  | C71   |                                                                                            |        |       |                               |
| PEG_RX6-  | C72   |                                                                                            |        |       |                               |
| PEG_RX7+  | C74   |                                                                                            |        |       |                               |
| PEG_RX7-  | C75   |                                                                                            |        |       |                               |
| PEG_RX8+  | C78   |                                                                                            |        |       |                               |
| PEG_RX8-  | C79   |                                                                                            |        |       |                               |
| PEG_RX9+  | C81   |                                                                                            |        |       |                               |
| PEG_RX9-  | C82   |                                                                                            |        |       |                               |
| PEG_RX10+ | C85   |                                                                                            |        |       |                               |
| PEG_RX10- | C86   |                                                                                            |        |       |                               |
| PEG_RX11+ | C88   |                                                                                            |        |       |                               |
| PEG_RX11- | C89   |                                                                                            |        |       |                               |
| PEG_RX12+ | C91   |                                                                                            |        |       |                               |
| PEG_RX12- | C92   |                                                                                            |        |       |                               |
| PEG_RX13+ | C94   |                                                                                            |        |       |                               |
| PEG_RX13- | C95   |                                                                                            |        |       |                               |
| PEG_RX14+ | C98   |                                                                                            |        |       |                               |
| PEG_RX14- | C99   |                                                                                            |        |       |                               |
| PEG_RX15+ | C101  |                                                                                            |        |       |                               |
| PEG_RX15- | C102  |                                                                                            |        |       |                               |

### Table 20PCI Express Signal Descriptions (x16 Graphics)



| Signal       | Pin # | Description                                                                                          | I/O     | PU/PD       | Comment       |
|--------------|-------|------------------------------------------------------------------------------------------------------|---------|-------------|---------------|
| PEG_TX0+     | D52   | PCI Express Graphics Transmit Output differential pairs. Some of these lines are multiplexed         | O PCIE  |             | Not supported |
| PEG_TX0-     | D53   | with SDVO lines.                                                                                     |         |             |               |
| PEG_TX1+     | D55   | Note: Can also be used as PCI Express Transmit Output differential pairs 16 through 31               |         |             |               |
| PEG_TX1-     | D56   | known as PCIE_TX[16-31] + and                                                                        |         |             |               |
| PEG_TX2+     | D58   |                                                                                                      |         |             |               |
| PEG_TX2-     | D59   |                                                                                                      |         |             |               |
| PEG_TX3+     | D61   |                                                                                                      |         |             |               |
| PEG_TX3-     | D62   |                                                                                                      |         |             |               |
| PEG_TX4+     | D65   |                                                                                                      |         |             |               |
| PEG_TX4-     | D66   |                                                                                                      |         |             |               |
| PEG_TX5+     | D68   |                                                                                                      |         |             |               |
| PEG_TX5-     | D69   |                                                                                                      |         |             |               |
| PEG_TX6+     | D71   |                                                                                                      |         |             |               |
| PEG_TX6-     | D72   |                                                                                                      |         |             |               |
| PEG_TX7+     | D74   |                                                                                                      |         |             |               |
| PEG_TX7-     | D75   |                                                                                                      |         |             |               |
| PEG_TX8+     | D78   |                                                                                                      |         |             |               |
| PEG_TX8-     | D79   |                                                                                                      |         |             |               |
| PEG_TX9+     | D81   |                                                                                                      |         |             |               |
| PEG_TX9-     | D82   |                                                                                                      |         |             |               |
| PEG_TX10+    | D85   |                                                                                                      |         |             |               |
| PEG_TX10-    | D86   |                                                                                                      |         |             |               |
| PEG_TX11+    | D88   |                                                                                                      |         |             |               |
| PEG_TX11-    | D89   |                                                                                                      |         |             |               |
| PEG_TX12+    | D91   |                                                                                                      |         |             |               |
| PEG_TX12-    | D92   |                                                                                                      |         |             |               |
| PEG_TX13+    | D94   |                                                                                                      |         |             |               |
| PEG_TX13-    | D95   |                                                                                                      |         |             |               |
| PEG_TX14+    | D98   |                                                                                                      |         |             |               |
| PEG_TX14-    | D99   |                                                                                                      |         |             |               |
| PEG_TX15+    | D101  |                                                                                                      |         |             |               |
| PEG_TX15-    | D102  |                                                                                                      |         |             |               |
| PEG_LANE_RV# | D54   | PCI Express Graphics lane reversal input strap. Pull low on the carrier board to reverse lane order. | l 1.05V |             | Not supported |
| PEG_ENABLE#  | D97   | Strap to enable PCI Express x16 external graphics interface.                                         | I 3.3V  | PU 10k 3.3V | Not supported |

### Note

The PCI Express Graphics (PEG) signals are multiplexed with HDMI, DisplayPort (DP) and SDVO. The signals for these interfaces are routed to the PEG interface of the COM Express connector. Refer to the SDVO, HDMI and DiplayPort signal description tables in this section for information about the signals routed to the PEG interface of the COM Express connector.



#### Table 21SDVO Signal Descriptions

| Signal         | Pin # | Description                                                               | I/O     | PU/PD | Comment                                       |
|----------------|-------|---------------------------------------------------------------------------|---------|-------|-----------------------------------------------|
| SDVOB_RED+     | D52   | Serial Digital Video B red output differential pair.                      | O PCIE  |       |                                               |
| SDVOB_RED-     | D53   | Multiplexed with PEG_TX[0]+ and PEG_TX[0]- pair.                          |         |       |                                               |
| SDVOB_GRN+     | D55   | Serial Digital Video B green output differential pair.                    | O PCIE  |       |                                               |
| SDVOB_GRN-     | D56   | Multiplexed with PEG_TX[1]+ and PEG_TX[1]                                 |         |       |                                               |
| SDVOB_BLU+     | D58   | Serial Digital Video B blue output differential pair.                     | O PCIE  |       |                                               |
| SDVOB_BLU-     | D59   | Multiplexed with PEG_TX[2]+ and PEG_TX[2]                                 |         |       |                                               |
| SDVOB_CK+      | D61   | Serial Digital Video B clock output differential pair.                    | O PCIE  |       |                                               |
| SDVOB_CK-      | D62   | Multiplexed with PEG_TX[3]+ and PEG_TX[3]                                 |         |       |                                               |
| SDVOB_INT+     | C55   | Serial Digital Video B interrupt input differential pair.                 | I PCIE  |       |                                               |
| SDVOB_INT-     | C56   | Multiplexed with PEG_RX[1]+ and PEG_RX[1]                                 |         |       |                                               |
| SDVOC_RED+     | D65   | Serial Digital Video C red output differential pair.                      | O PCIE  |       | Not supported                                 |
| SDVOC_RED-     | D66   | Multiplexed with PEG_TX[4]+ and PEG_TX[4]                                 |         |       |                                               |
| SDVOC_GRN+     | D68   | Serial Digital Video C green output differential pair.                    | O PCIE  |       | Not supported                                 |
| SDVOC_GRN-     | D69   | Multiplexed with PEG_TX[5]+ and PEG_TX[5]                                 |         |       |                                               |
| SDVOC_BLU+     | D71   | Serial Digital Video C blue output differential pair.                     | O PCIE  |       | Not supported                                 |
| SDVOC_BLU-     | D72   | Multiplexed with PEG_TX[6]+ and PEG_TX[6]                                 |         |       |                                               |
| SDVOC_CK+      | D74   | Serial Digital Video C clock output differential pair.                    | O PCIE  |       | Not supported                                 |
| SDVOC_CK-      | D75   | Multiplexed with PEG_TX[7]+ and PEG_TX[7]                                 |         |       |                                               |
| SDVOC_INT+     | C68   | Serial Digital Video C interrupt input differential pair.                 | I PCIE  |       | Not supported                                 |
| SDVOC_INT-     | C69   | Multiplexed with PEG_RX[5]+ and PEG_RX[5]                                 |         |       |                                               |
| SDVO_TVCLKIN+  | C52   | Serial Digital Video TVOUT synchronization clock input differential pair. | I PCIE  |       |                                               |
| SDVO_TVCLKIN-  | C53   | Multiplexed with PEG_RX[0]+ and PEG_RX[0]                                 |         |       |                                               |
| SDVO_FLDSTALL+ | C58   | Serial Digital Video Field Stall input differential pair.                 | I PCIE  |       | Standard variants of conga-BM67/BS67 do not   |
| SDVO_FLDSTALL- | C59   | Multiplexed with PEG_RX[2]+ and PEG_RX[2]                                 |         |       | support the SDVO_FLDSTALL+ and                |
|                |       |                                                                           |         |       | SDVO_FLDSTALL- signal pair (see note below).  |
| SDVO_I2C_CK    | D73   | SDVO I <sup>2</sup> C clock line to set up SDVO peripherals.              | O 3.3V  |       |                                               |
| (SDVO_CLK)     |       |                                                                           |         |       |                                               |
| SDVO_I2C_DAT   | C73   | SDVO I <sup>2</sup> C data line to set up SDVO peripherals.               | I/O     |       | SDVO_I2C_DAT is a boot strap signal (see note |
| (SDVO_DATA)    |       |                                                                           | OD 2.5V |       | below)                                        |

#### Note

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 8.5 of this user's guide.

The standard variants of conga-BM67/BS67 do not support the SDVO FIELD\_STALL signal pair on digital display port B. By default, the signals DPB\_AUX+ (PEG\_RX[2]+) and DPB\_AUX- (PEG\_RX[2]-) are routed to the PCI Express Graphics (PEG) interface of the COM Express connector instead of SDVO\_FLDSTALL+ and SDVO\_FLDSTALL-.

*If the SDVO FIELD\_STALL signal pair is required, contact congatec technical support.* 



### Table 22HDMI Signal Descriptions

| Signal                         | Pin #       | Description                                                                                       | I/O      | PU/PD Comment                                             |
|--------------------------------|-------------|---------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------|
| TMDS_B_CLK +                   | D61         | HDMI Port B Clock output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_B_CLK -                   | D62         | Multiplexed with PEG_TX[3]+ and PEG_TX[3]- pair.                                                  |          |                                                           |
| TMDS_B_DATA0+                  | D58         | HDMI Port B Data0 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_B_DATA0-                  | D59         | Multiplexed with PEG_TX[2]+ and PEG_TX[2]                                                         |          |                                                           |
| TMDS_B_DATA1+                  | D55         | HDMI Port B Data1 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_B_DATA1-                  | D56         | Multiplexed with PEG_TX[1]+ and PEG_TX[1]                                                         |          |                                                           |
| TMDS_B_DATA2+                  | D52         | HDMI Port B Data2 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_B_DATA2-                  | D53         | Multiplexed with PEG_TX[0]+ and PEG_TX[0]                                                         |          |                                                           |
| TMDS_B_HPD                     | C61         | HDMI Port B Hot-plug detect.                                                                      | I PCIE   |                                                           |
|                                |             | Multiplexed with PEG_RX[3]+.                                                                      |          |                                                           |
| DDPB_CTRLCLK                   | D73         | HDMI port B Control Clock                                                                         | I/O 3.3V | This signal is multiplexed with SDVO_I2C_CK (SDVO_CLK)    |
| DDPB_CTRLDATA                  | C73         | HDMI port B Control Data                                                                          | I/O 3.3V | This signal is multiplexed with SDVO_I2C_DAT (SDVO_DATA)  |
| DDFB_CIRLDAIA                  | 073         |                                                                                                   | 1/0 3.3V | DDPB_CTRLDATA is a boot strap signal (see note below)     |
| TMDS_C_CLK +                   | D74         | HDMI Port C Clock output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_C_CLK -                   | D75         | Multiplexed with PEG_TX[7]+ and PEG_TX[7]- pair.                                                  |          |                                                           |
| TMDS_C_DATA0+                  | D71         | HDMI Port C Data0 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_C_DATA0-                  | D72         | Multiplexed with PEG_TX[6]+ and PEG_TX[6]                                                         |          |                                                           |
| TMDS_C_DATA1+                  | D68         | HDMI Port C Data1 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_C_DATA1-                  | D69         | Multiplexed with PEG_TX[5]+ and PEG_TX[5]                                                         |          |                                                           |
| TMDS_C_DATA2+                  | D65         | HDMI Port C Data2 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_C_DATA2-                  | D66         | Multiplexed with PEG_TX[4]+ and PEG_TX[4]                                                         |          |                                                           |
| TMDS_C_HPD                     | C74         | HDMI Port C Hot-plug detect.                                                                      | I PCIE   |                                                           |
|                                |             | Multiplexed with PEG_RX[7]+.                                                                      |          |                                                           |
| DDPC_CTRLCLK                   | D63         | HDMI port C Control Clock                                                                         | I/O 3.3V | This signal is not supported by COM Express standard      |
|                                |             |                                                                                                   |          | but is mandatory to support the HDMI interface on         |
|                                |             |                                                                                                   |          | conga-BM67/BS67. Therefore congatec has used the reserved |
|                                |             |                                                                                                   | _        | (RSVD) pin D63 for this signal.                           |
| DDPC_CTRLDATA                  | D64         | HDMI port C Control Data                                                                          | I/O 3.3V | This signal is not supported by COM Express standard      |
|                                |             |                                                                                                   |          | but is mandatory to support the HDMI interface on         |
|                                |             |                                                                                                   |          | conga-BM67/BS67. Therefore congatec has used the reserved |
|                                |             |                                                                                                   |          | (RSVD) pin D64 for this signal.                           |
|                                | <b>D</b> 00 | LIDNI Dest D. Ole els esstes d'éfferentiel a ein                                                  |          | DDPC_CTRLDATA is a boot strap signal (see note below)     |
| TMDS_D_CLK +<br>TMDS_D_CLK -   | D88<br>D89  | HDMI Port D Clock output differential pair.<br>Multiplexed with PEG_TX[11]+ and PEG_TX[11]- pair. | O PCIE   |                                                           |
| TMDS_D_CLK -                   |             | HDMI Port D Data0 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_D_DATA0+<br>TMDS_D_DATA0- | D85<br>D86  | Multiplexed with PEG_TX[10]+ and PEG_TX[10]                                                       |          |                                                           |
| TMDS_D_DATA0-<br>TMDS_D_DATA1+ | D80         | HDMI Port D Data1 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_D_DATA1+<br>TMDS_D_DATA1- | D81         | Multiplexed with PEG_TX[9]+ and PEG_TX[9]                                                         |          |                                                           |
| TMDS_D_DATA1+                  | D78         | HDMI Port D Data2 output differential pair.                                                       | O PCIE   |                                                           |
| TMDS_D_DATA2+<br>TMDS_D_DATA2- | D78         | Multiplexed with PEG_TX[8]+ and PEG_TX[8]                                                         |          |                                                           |
|                                | 013         |                                                                                                   |          |                                                           |



| Signal        | Pin # | Description                                                   | I/O      | PU/PD | Comment                                                                                                                                                                                                                                                            |
|---------------|-------|---------------------------------------------------------------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMDS_D_HPD    | C88   | HDMI Port C Hot-plug detect.<br>Multiplexed with PEG_RX[11]+. | I PCIE   |       |                                                                                                                                                                                                                                                                    |
| DDPD_CTRLCLK  | C97   | HDMI port D Control Clock                                     | I/O 3.3V |       | This signal is not supported by COM Express standard<br>but is mandatory to support the HDMI interface on<br>conga-BM67/BS67. Therefore congatec has used the reserved<br>(RSVD) pin C97 for this signal.                                                          |
| DDPD_CTRLDATA | D83   | HDMI port D Control Data                                      | I/O 3.3V |       | This signal is not supported by COM Express standard<br>but is mandatory to support the HDMI interface on<br>conga-BM67/BS67. Therefore congatec has used the reserved<br>(RSVD) pin D83 for this signal.<br>DDPD_CTRLDATA is a boot strap signal (see note below) |

⇒Note

Í

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 8.5 of this user's guide.



#### Table 23 DisplayPort (DP) Signal Descriptions

| Signal                   | Pin #      | Description                                                                                         | I/O PL   | J/PD | Comment                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------|------------|-----------------------------------------------------------------------------------------------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DPB_LANE3+               | D61        | DisplayPort B Lane3 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_LANE3-               | D62        | Multiplexed with PEG_TX[3]+ and PEG_TX[3]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_LANE2+               | D58        | DisplayPort B Lane2 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_LANE2-               | D59        | Multiplexed with PEG_TX[2]+ and PEG_TX[2]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_LANE1+               | D55        | DisplayPort B Lane1 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_LANE1-               | D56        | Multiplexed with PEG_TX[1]+ and PEG_TX[1]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_LANE0+               | D52        | DisplayPort B Lane0 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_LANE0-               | D53        | Multiplexed with PEG_TX[0]+ and PEG_TX[0]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_HPD                  | C61        | DisplayPort B Hot-plug detect.<br>Multiplexed with PEG_RX[3]+.                                      | I PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_AUX+                 | C58        | DisplayPort B Aux input differential pair.                                                          | I PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPB_AUX-                 | C59        | Multiplexed with PEG_RX[2]+ and PEG_RX[2]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DDPB_CTRLDATA            |            | Digital Display port B Control Data                                                                 | I/O 3.3V |      | This signal is multiplexed with SDVO_I2C_DAT (SDVO_DATA). This signal is not used on the DisplayPort interface but it must be used to enable the DisplayPort interface. DDPB_CTRLDATA is a boot strap signal (see note below)                                                                                                                                                              |
| DPC_LANE3+<br>DPC_LANE3- | D74<br>D75 | DisplayPort C Lane3 output differential pair.<br>Multiplexed with PEG_TX[7]+ and PEG_TX[7]- pair.   | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_LANE3-               | D73        | DisplayPort C Lane2 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_LANE2+               | D72        | Multiplexed with PEG_TX[6]+ and PEG_TX[6]- pair.                                                    | OFCIE    |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_LANE1+               | D68        | DisplayPort C Lane1 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_LANE1-               | D69        | Multiplexed with PEG_TX[5]+ and PEG_TX[5]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_LANE0+               | D65        | DisplayPort C Lane0 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_LANE0-               | D66        | Multiplexed with PEG_TX[4]+ and PEG_TX[4]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_HPD                  | C74        | DisplayPort C Hot-plug detect.<br>Multiplexed with PEG_RX[7]+.                                      | I PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_AUX+                 | C71        | DisplayPort C Aux input differential pair.                                                          | I PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPC_AUX-                 | C72        | Multiplexed with PEG_RX[6]+ and PEG_RX[6]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DDPC_CTRLDATA            | D64        | Digital Display port C Control Data                                                                 | I/O 3.3V |      | This signal is not supported by COM Express standard<br>but is mandatory to support the DisplayPort interface on<br>conga-BM67/BS67. Therefore congatec has used the reserved<br>(RSVD) pin D64 for this signal. This signal is not used on the<br>DisplayPort interface but it must be used to enable the DisplayPort<br>interface. DDPC_CTRLDATA is a boot strap signal (see note below) |
| DPD_LANE3+               | D88        | DisplayPort D Lane3 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPD_LANE3-<br>DPD_LANE2+ | D89<br>D85 | Multiplexed with PEG_TX[11]+ and PEG_TX[11]- pair.<br>DisplayPort D Lane2 output differential pair. | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPD_LANE2+<br>DPD_LANE2- | D85<br>D86 | Multiplexed with PEG_TX[10]+ and PEG_TX[10]- pair.                                                  |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPD_LANE2-               | D80        | DisplayPort D Lane1 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPD_LANE1+               | D81        | Multiplexed with PEG_TX[9]+ and PEG_TX[9]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPD LANE0+               | D78        | DisplayPort D Lane0 output differential pair.                                                       | O PCIE   |      |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPD_LANE0-               | D79        | Multiplexed with PEG_TX[8]+ and PEG_TX[8]- pair.                                                    |          |      |                                                                                                                                                                                                                                                                                                                                                                                            |



| Signal               | Pin #      | Description                                                                                         | I/O      | PU/PD | Comment                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------|------------|-----------------------------------------------------------------------------------------------------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DPD_HPD              | C88        | DisplayPort D Hot-plug detect.<br>Multiplexed with PEG_RX[11]+.                                     | I PCIE   |       |                                                                                                                                                                                                                                                                                                                                                                                            |
| DPD_AUX+<br>DPD_AUX- | C85<br>C86 | DisplayPort D Aux input differential pair.<br>Multiplexed with PEG_RX[10]+ and PEG_RX[10]-<br>pair. | I PCIE   |       |                                                                                                                                                                                                                                                                                                                                                                                            |
| DDPD_CTRLDATA        | D83        | Digital Display port C Control Data                                                                 | I/O 3.3V |       | This signal is not supported by COM Express standard<br>but is mandatory to support the DisplayPort interface on<br>conga-BM67/BS67. Therefore congatec has used the reserved<br>(RSVD) pin D83 for this signal. This signal is not used on the<br>DisplayPort interface but it must be used to enable the DisplayPort<br>interface. DDPD_CTRLDATA is a boot strap signal (see note below) |

Note

Í

Some signals have special functionality during the reset process. They may bootstrap some basic important functions of the module. For more information refer to section 8.5 of this user's guide.



| Signal           | Pin #                                                                                                                | Description                                                        |                                   |                                                 |                                                                                                                                                        | I/O | Comment                                                                                                                               |
|------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|
| TYPE0#<br>TYPE1# | E1# C57 the module to either ground (GND) or are no-connects (NC). For Pinout Type 1, these pins are don't care (X). |                                                                    |                                   |                                                 |                                                                                                                                                        |     | TYPE[0:2]# signals are available on all modules                                                                                       |
| TYPE2#           | D57                                                                                                                  | TYPE2#                                                             | TYPE1#                            | TYPE0#                                          |                                                                                                                                                        |     | following the Type 2-6                                                                                                                |
|                  |                                                                                                                      | X<br>NC<br>NC<br>NC<br>NC<br>GND                                   | X<br>NC<br>NC<br>GND<br>GND<br>NC | X<br>NC<br>GND<br>NC<br>GND<br>NC               | Pinout Type 1<br>Pinout Type 2<br>Pinout Type 3 (no IDE)<br>Pinout Type 4 (no PCI)<br>Pinout Type 5 (no IDE, no PCI)<br>Pinout Type 6 (no IDE, no PCI) |     | Pinout standard.<br>The conga-BM67/BS67<br>is based on the COM<br>Express Type 2 pinout<br>therefore these pins are<br>not connected. |
|                  |                                                                                                                      | The Carrier Board s<br>(e.g deactivates the<br>Carrier Board logic |                                   |                                                 |                                                                                                                                                        |     |                                                                                                                                       |
| TYPE10#          | A97                                                                                                                  | Dual use pin. Indica<br>module is installed.<br>TYPE10#            | ites to the carrier board that a  | Type 10 module is installed                     | . Indicates to the carrier that a Rev. 1.0/2.0                                                                                                         | PDS | Not supported                                                                                                                         |
|                  |                                                                                                                      | NC<br>PD<br>12V                                                    |                                   | Pinout R2.0<br>Pinout Type 10 pt<br>Pinout R1.0 | ull down to ground with 4.7k resistor                                                                                                                  |     |                                                                                                                                       |
|                  |                                                                                                                      | is defined as a no-c                                               | onnect for Types 1-6. A carrie    | er can detect a R1.0 module                     | ect to other VCC_12V pins. In R2.0 this pin<br>by the presence of 12V on this pin. R2.0<br>to ground through a 4.7k resistor.                          |     |                                                                                                                                       |

#### Table 24 Module Type Definition Signal Description

#### Table 25 Power and GND Signal Descriptions

| Signal  | Pin #                                                                                                                                                                                                                  | Description                                                                                                                                    | I/O | PU/PD | Comment |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|
| VCC_12V | C104-C109<br>D104-D109                                                                                                                                                                                                 | Primary power input: +12V nominal. All available VCC_12V pins on the connector(s) shall be used.                                               | Р   |       |         |
| GND     | C1, C11, C21, C31,<br>C41, C51, C60, C70,<br>C76, C80, C84, C87,<br>C90, C93, C96, C100,<br>C103, C110, D1, D11,<br>D21, D31, D41, D51,<br>D60, D67, D70, D76,<br>D80, D84, D87, D90,<br>D93, D96, D100,<br>D103, D110 | Ground - DC power and signal and AC signal return path.<br>All available GND connector pins shall be used and tied to carrier board GND plane. | Ρ   |       |         |



### Table 26 Miscellaneous Signal Descriptions

| Signal      | Pin # | Description                                                                          | I/O    | PU/PD | Comment                                   |
|-------------|-------|--------------------------------------------------------------------------------------|--------|-------|-------------------------------------------|
| FAN_PWMOUT  | C67   | Fan speed control. Uses the Pulse Width Modulation (PWM) technique to control the    | O OD   |       |                                           |
|             |       | fan's RPM.                                                                           | 3.3V   |       |                                           |
| FAN_TACHOIN | C77   | Fan tachometer input.                                                                | IOD    |       | Requires a fan with a two pulse output.   |
| PP_TPM      | C83   | Physical Presence pin of Trusted Platform Module (TPM). Active high. TPM chip has    | I 3.3V |       | Trusted Platform Module chip is optional. |
|             |       | an internal pull-down. This signal is used to indicate Physical Presence to the TPM. |        |       |                                           |



# 8.4 C-D Connector Pinout

| Table 27 Connector | <b>C-D Pinou</b> | t |
|--------------------|------------------|---|
|--------------------|------------------|---|

| Pin | Row C       | Pin | Row D       | Pin | Row C         | Pin | Row D         |
|-----|-------------|-----|-------------|-----|---------------|-----|---------------|
| C1  | GND (FIXED) | D1  | GND (FIXED) | C56 | PEG_RX1-      | D56 | PEG_TX1-      |
| C2  | IDE_D7      | D2  | IDE_D5      | C57 | TYPE1#        | D57 | TYPE2#        |
| C3  | IDE_D6      | D3  | IDE_D10     | C58 | PEG_RX2+      | D58 | PEG_TX2+      |
| C4  | IDE_D3      | D4  | IDE_D11     | C59 | PEG_RX2-      | D59 | PEG_TX2-      |
| C5  | IDE_D15     | D5  | IDE_D12     | C60 | GND (FIXED)   | D60 | GND (FIXED)   |
| C6  | IDE_D8      | D6  | IDE_D4      | C61 | PEG_RX3+      | D61 | PEG_TX3+      |
| C7  | IDE_D9      | D7  | IDE_D0      | C62 | PEG_RX3- (*)  | D62 | PEG_TX3-      |
| C8  | IDE_D2      | D8  | IDE_REQ     | C63 | RSVD          | D63 | DDPC_CTRLCLK  |
| C9  | IDE_D13     | D9  | IDE_IOW#    | C64 | RSVD          | D64 | DDPC_CTRLDATA |
| C10 | IDE_D1      | D10 | IDE_ACK#    | C65 | PEG_RX4+ (*)  | D65 | PEG_TX4+      |
| C11 | GND (FIXED) | D11 | GND (FIXED) | C66 | PEG_RX4- (*)  | D66 | PEG_TX4-      |
| C12 | IDE_D14     | D12 | IDE_IRQ     | C67 | FAN_PWMOUT    | D67 | GND           |
| C13 | IDE_IORDY   | D13 | IDE_A0      | C68 | PEG_RX5+ (*)  | D68 | PEG_TX5+      |
| C14 | IDE_IOR#    | D14 | IDE_A1      | C69 | PEG_RX5- (*)  | D69 | PEG_TX5-      |
| C15 | PCI_PME#    | D15 | IDE_A2      | C70 | GND (FIXED)   | D70 | GND (FIXED)   |
| C16 | PCI_GNT2#   | D16 | IDE_CS1#    | C71 | PEG_RX6+      | D71 | PEG_TX6+      |
| C17 | PCI_REQ2#   | D17 | IDE_CS3#    | C72 | PEG_RX6-      | D72 | PEG_TX6-      |
| C18 | PCI_GNT1#   | D18 | IDE_RESET#  | C73 | SDVO_DATA     | D73 | SVDO_CLK      |
| C19 | PCI_REQ1#   | D19 | PCI_GNT3#   | C74 | PEG_RX7+      | D74 | PEG_TX7+      |
| C20 | PCI_GNT0#   | D20 | PCI_REQ3#   | C75 | PEG_RX7- (*)  | D75 | PEG_TX7-      |
| C21 | GND (FIXED) | D21 | GND (FIXED) | C76 | GND           | D76 | GND           |
| C22 | PCI_REQ0#   | D22 | PCI_AD1     | C77 | FAN_TACHOIN   | D77 | IDE_CBLID#    |
| C23 | PCI_RESET#  | D23 | PCI_AD3     | C78 | PEG_RX8+ (*)  | D78 | PEG_TX8+      |
| C24 | PCI_AD0     | D24 | PCI_AD5     | C79 | PEG_RX8- (*)  | D79 | PEG_TX8-      |
| C25 | PCI_AD2     | D25 | PCI_AD7     | C80 | GND (FIXED)   | D80 | GND (FIXED)   |
| C26 | PCI_AD4     | D26 | PCI_C/BE0#  | C81 | PEG_RX9+ (*)  | D81 | PEG_TX9+      |
| C27 | PCI_AD6     | D27 | PCI_AD9     | C82 | PEG_RX9- (*)  | D82 | PEG_TX9-      |
| C28 | PCI_AD8     | D28 | PCI_AD11    | C83 | PP_TPM        | D83 | DDPD_CTRLDATA |
| C29 | PCI_AD10    | D29 | PCI_AD13    | C84 | GND           | D84 | GND           |
| C30 | PCI_AD12    | D30 | PCI_AD15    | C85 | PEG_RX10+     | D85 | PEG_TX10+     |
| C31 | GND (FIXED) | D31 | GND (FIXED) | C86 | PEG_RX10-     | D86 | PEG_TX10-     |
| C32 | PCI_AD14    | D32 | PCI_PAR     | C87 | GND           | D87 | GND           |
| C33 | PCI_C/BE1#  | D33 | PCI_SERR#   | C88 | PEG_RX11+     | D88 | PEG_TX11+     |
| C34 | PCI_PERR#   | D34 | PCI_STOP#   | C89 | PEG_RX11-(*)  | D89 | PEG_TX11-     |
| C35 | PCI_LOCK#   | D35 | PCI_TRDY#   | C90 | GND (FIXED)   | D90 | GND (FIXED)   |
| C36 | PCI_DEVSEL# | D36 | PCI_FRAME#  | C91 | PEG_RX12+ (*) | D91 | PEG_TX12+ (*) |
| C37 | PCI_IRDY#   | D37 | PCI_AD16    | C92 | PEG_RX12- (*) | D92 | PEG_TX12- (*) |



| Pin | Row C       | Pin | Row D            | Pin  | Row C         | Pin  | Row D         |
|-----|-------------|-----|------------------|------|---------------|------|---------------|
| C38 | PCI_C/BE2#  | D38 | PCI_AD18         | C93  | GND           | D93  | GND           |
| C39 | PCI_AD17    | D39 | PCI_AD20         | C94  | PEG_RX13+ (*) | D94  | PEG_TX13+ (*) |
| C40 | PCI_AD19    | D40 | PCI_AD22         | C95  | PEG_RX13- (*) | D95  | PEG_TX13- (*) |
| C41 | GND (FIXED) | D41 | GND (FIXED)      | C96  | GND           | D96  | GND           |
| C42 | PCI_AD21    | D42 | PCI_AD24         | C97  | DDPD_CTRLCLK  | D97  | PEG_ENABLE#   |
| C43 | PCI_AD23    | D43 | PCI_AD26         | C98  | PEG_RX14+ (*) | D98  | PEG_TX14+ (*) |
| C44 | PCI_C/BE3#  | D44 | PCI_AD28         | C99  | PEG_RX14- (*) | D99  | PEG_TX14- (*) |
| C45 | PCI_AD25    | D45 | PCI_AD30         | C100 | GND (FIXED)   | D100 | GND (FIXED)   |
| C46 | PCI_AD27    | D46 | PCI_IRQC#        | C101 | PEG_RX15+ (*) | D101 | PEG_TX15+ (*) |
| C47 | PCI_AD29    | D47 | PCI_IRQD#        | C102 | PEG_RX15- (*) | D102 | PEG_TX15- (*) |
| C48 | PCI_AD31    | D48 | PCI_CLKRUN#      | C103 | GND           | D103 | GND           |
| C49 | PCI_IRQA#   | D49 | PCI_M66EN (*)    | C104 | VCC_12V       | D104 | VCC_12V       |
| C50 | PCI_IRQB#   | D50 | PCI_CLK          | C105 | VCC_12V       | D105 | VCC_12V       |
| C51 | GND (FIXED) | D51 | GND (FIXED)      | C106 | VCC_12V       | D106 | VCC_12V       |
| C52 | PEG_RX0+    | D52 | PEG_TX0+         | C107 | VCC_12V       | D107 | VCC_12V       |
| C53 | PEG_RX0-    | D53 | PEG_TX0-         | C108 | VCC_12V       | D108 | VCC_12V       |
| C54 | TYPE0#      | D54 | PEG_LANE_RV# (*) | C109 | VCC_12V       | D109 | VCC_12V       |
| C55 | PEG_RX1+    | D55 | PEG_TX1+         | C110 | GND (FIXED)   | D110 | GND (FIXED)   |

#### • Note

The signals marked with an asterisk symbol (\*) are not supported on the conga-BM67/BS67.



#### 8.5 **Boot Strap Signals**

| Table 28 | Boot Strap Sig | gnal Descriptions |
|----------|----------------|-------------------|
|----------|----------------|-------------------|

| Signal        | Pin # | Description of Boot Strap Signal                                                                       | I/O      | PU/PD  | Comment                              |
|---------------|-------|--------------------------------------------------------------------------------------------------------|----------|--------|--------------------------------------|
| AC/HDA_SYNC   | A29   | High Definition Audio Sync: This signal is a 48 kHz fixed rate sample sync to the                      | 0        | PU 1K  | AC/HDA_SYNC is a boot strap signal   |
|               |       | codec(s). It is also used to encode the stream number.                                                 | 3.3VSB   | 3.3VSB | (see caution statement below)        |
| AC/HDA_SDOUT  | A33   | High Definition Audio Serial Data Out: This signal is the serial TDM data output to                    | 0        | PU 1K  | AC/HDA_SDOUT is a boot strap signal  |
|               |       | the codec(s). This serial output is double-pumped for a bit rate of 48 Mb/s for High Definition Audio. | 3.3VSB   | 3.3VSB | (see caution statement below)        |
| LVDS_I2C_DAT  | A84   | DDC lines used for flat panel detection and control.                                                   | I/O 3.3V | PU 2k2 | LVDS_I2C_DAT is a boot strap signal  |
|               |       |                                                                                                        |          | 3.3V   | (see caution statement below).       |
| SPKR          | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                            | O 3.3V   |        | SPKR is a boot strap signal (see     |
|               |       |                                                                                                        |          |        | caution statement below)             |
| SDVO_I2C_DAT  | C73   | SDVO I <sup>2</sup> C data line to set up SDVO peripherals.                                            | I/O 3.3V |        | SDVO_I2C_DAT is a boot strap signal  |
| (SDVO_DATA)   |       |                                                                                                        |          |        | (see caution statement below)        |
| DDPC_CTRLDATA | D64   | HDMI port C Control Data                                                                               | I/O 3.3V |        | DDPC_CTRLDATA is a boot strap        |
|               |       |                                                                                                        |          |        | signal (see caution statement below) |
| DDPD_CTRLDATA | D83   | HDMI port D Control Data                                                                               | I/O 3.3V |        | DDPD_CTRLDATA is a boot strap        |
|               |       |                                                                                                        |          |        | signal (see caution statement below) |



# Caution

The signals listed in the table above are used as chipset configuration straps during system reset. In this condition (during reset), they are inputs that are pulled to the correct state by either COM Express™ internally implemented resistors or chipset internally implemented resistors that are located on the module. No external DC loads or external pull-up or pull-down resistors should change the configuration of the signals listed in the above table with the exception of SDVO\_I2C\_DAT, DDPC\_CTRLDATA and DDPD\_CTRLDATA. External resistors may override the internal strap states and cause the COM Express<sup>™</sup> module to malfunction and/or cause irreparable damage to the module.

#### Note

For more information about implementing a HDMI or DisplayPort interface on COM Express™ carrier boards, refer to application note AN17\_HDMI\_DP\_Implementation.pdf, which can be found on the congatec website.



# 9 System Resources

## 9.1 System Memory Map

#### Table 29 Memory Map

| Address Range (decimal) | Address Range (hex) | Size  | Description                            |
|-------------------------|---------------------|-------|----------------------------------------|
| (TOM-xxxx) – TOM        | N.A.                | N.A.  | ACPI reclaim, PCI memory range, Video, |
| 1024kB – (TOM-xxxx)     | 100000 – N.A        | N.A.  | Extended memory                        |
| 869kB – 1024kB          | E0000 - FFFFF       | 128kB | Runtime BIOS                           |
| 768kB – 896kB           | C0000 - DFFFF       |       | Expansion Area                         |
| 640kB – 768kB           | A0000 - BFFFF       | 128kB | Video memory and BIOS                  |
| 639kB – 640kB           | 9FC00 - 9FFFF       | 1kB   | Extended BIOS data                     |
| 0 – 639kB               | 00000 - 9FC00       | 512kB | Conventional memory                    |

• Note

T.O.M. = Top of memory = max. DRAM installed

## 9.2 I/O Address Assignment

The I/O address assignment of the conga-BM67/BS67 module is functionally identical with a standard PC/AT. The most important addresses and the ones that differ from the standard PC/AT configuration are listed in the table below.

#### Table 30I/O Address Assignment

| I/O Address (hex) | Size      | Available | Description                        |
|-------------------|-----------|-----------|------------------------------------|
| 0000 - 00FF       | 256 bytes | No        | Motherboard resources              |
| 03B0 – 03DF       | 16 bytes  | No        | Video system                       |
| 0400 - 047F       | 128 bytes | No        | Motherboard resources              |
| 0500 - 057F       | 128 bytes | No        | Motherboard resources              |
| 0CF8 - 0CFB       | 4 bytes   | No        | PCI configuration address register |
| 0CFC - 0CFF       | 4 bytes   | No        | PCI configuration data register    |
| 0D00 – FFFF       |           | See note  | PCI / PCI Express bus              |



The BIOS assigns PCI and PCI Express I/O resources from FFF0h downwards. Non PnP/PCI/PCI Express compliant devices must not consume I/O resources in that area.



### 9.2.1 LPC Bus

On the conga-BM67/BS67 the PCI Bus acts as the subtractive decoding agent. All I/O cycles that are not positively decoded are forwarded to the PCI Bus not the LPC Bus. Only specified I/O ranges are forwarded to the LPC Bus. In the congatec Embedded BIOS the following I/O address ranges are sent to the LPC Bus:

3F8 – 3FF 3E8 – 3EF A00 - A0F

Parts of these ranges are not available if a Super I/O is used on the carrier board. If a Super I/O is not implemented on the carrier board then these ranges are available for customer use. If you require additional LPC Bus resources other than those mentioned above, or more information about this subject, contact congatec technical support for assistance.

## 9.3 Interrupt Request (IRQ) Lines

| Table 31 | <b>IRQ Lines in</b> | PIC mode |
|----------|---------------------|----------|
|----------|---------------------|----------|

| IRQ# | Available | Typical Interrupt Source         | Connected to Pin                 |
|------|-----------|----------------------------------|----------------------------------|
| 0    | No        | Counter 0                        | Not applicable                   |
| 1    | No        | Keyboard                         | Not applicable                   |
| 2    | No        | Cascade Interrupt from Slave PIC | Not applicable                   |
| 3    | Yes       |                                  | IRQ3 via SERIRQ or PCI BUS INTx  |
| 4    | Yes       |                                  | IRQ4 via SERIRQ or PCI BUS INTx  |
| 5    | Yes       |                                  | IRQ5 via SERIRQ or PCI BUS INTx  |
| 6    | Yes       |                                  | IRQ6 via SERIRQ or PCI BUS INTx  |
| 7    | Yes       |                                  | IRQ7 via SERIRQ or PCI BUS INTx  |
| 8    | No        | Real-time Clock                  | Not applicable                   |
| 9    | No        | SCI                              | Not applicable                   |
| 10   | Yes       |                                  | IRQ10 via SERIRQ or PCI BUS INTx |
| 11   | Yes       |                                  | IRQ11 via SERIRQ or PCI BUS INTx |
| 12   | Yes       |                                  | IRQ12 via SERIRQ or PCI BUS INTx |
| 13   | No        | Math processor                   | Not applicable                   |
| 14   | Yes       |                                  | PCI BUS INTx                     |
| 15   | Yes       |                                  | PCI BUS INTx                     |

### Note

In PIC mode, the PCI bus interrupt lines can be routed to any free IRQ.



#### Table 32IRQ Lines in APIC mode

| IRQ# | Available | Typical Interrupt Source         | Connected to Pin / Function                                                                                 |
|------|-----------|----------------------------------|-------------------------------------------------------------------------------------------------------------|
| 0    | No        | Counter 0                        | Not applicable                                                                                              |
| 1    | No        | Keyboard                         | Not applicable                                                                                              |
| 2    | No        | Cascade Interrupt from Slave PIC | Not applicable                                                                                              |
| 3    | Yes       |                                  | IRQ3 via SERIRQ                                                                                             |
| 4    | Yes       |                                  | IRQ4 via SERIRQ                                                                                             |
| 5    | Yes       |                                  | IRQ5 via SERIRQ                                                                                             |
| 6    | Yes       |                                  | IRQ6 via SERIRQ                                                                                             |
| 7    | Yes       |                                  | IRQ7 via SERIRQ                                                                                             |
| 8    | No        | Real-time Clock                  | Not applicable                                                                                              |
| 9    | No        | SCI                              | SCI                                                                                                         |
| 10   | Yes       |                                  | IRQ10 via SERIRQ                                                                                            |
| 11   | Yes       |                                  | IRQ11 via SERIRQ                                                                                            |
| 12   | Yes       |                                  | IRQ12 via SERIRQ                                                                                            |
| 13   | No        | Math processor                   | Not applicable                                                                                              |
| 14   | Yes       |                                  |                                                                                                             |
| 15   | Yes       |                                  |                                                                                                             |
| 16   | No        |                                  | PIRQA, PCI Bus INTB, Integrated VGA Controller, PCI Express Root Port 0, PCI Express Root Port 4, EHCI Host |
|      |           |                                  | Controller 2                                                                                                |
| 17   | No        |                                  | PIRQB, PCI Bus INTC, PCI Express Root Port 1, PCI Express Root Port 5                                       |
| 18   | No        |                                  | PIRQC, PCI Bus INTD, PCI Express Root Port 2, SMBus Controller                                              |
| 19   | No        |                                  | PIRQD, PCI Bus INTA, PCI Express Root Port 3, Serial ATA Host Controller 1, Serial ATA Host Controller 2    |
| 20   | Yes       |                                  | PIRQE, onboard Gigabit LAN Controller                                                                       |
| 21   | Yes       |                                  | PIRQF                                                                                                       |
| 22   | Yes       |                                  | PIRQG, Intel High Definition Audio Controller                                                               |
| 23   | Yes       |                                  | PIRQH, EHCI Host Controller 1                                                                               |

### • Note

In APIC mode, the PCI bus interrupt lines are connected with IRQ 16, 17, 18 and 19.



## 9.4 PCI Configuration Space Map

### Table 33 PCI Configuration Space Map

| Bus Number (hex) | Device Number (hex) | Function Number (hex) | PCI Interrupt Routing | Description                            |
|------------------|---------------------|-----------------------|-----------------------|----------------------------------------|
| 00h              | 00h                 | 00h                   | N.A.                  | Host Bridge                            |
| 00h              | 02h                 | 00h                   | Internal              | VGA Graphics                           |
| 00h( Note1)      | 16h                 | 00h                   | Internal              | Management Engine (ME) Interface 1     |
| 00h( Note1)      | 16h                 | 01h                   | Internal              | Intel ME Interface 2                   |
| 00h( Note1)      | 16h                 | 02h                   | Internal              | ME IDE Redirection (IDE-R) Interface   |
| 00h( Note1)      | 16h                 | 03h                   | Internal              | ME KT (Remote Keyboard and Text)       |
| 00h              | 19h                 | 00h                   | Internal              | Onboard Gigabit LAN Controller         |
| 00h              | 1Ah                 | 00h                   | Internal              | EHCI Host Controller 2                 |
| 00h              | 1Bh                 | 00h                   | Internal              | Intel High Definition Audio Controller |
| 00h              | 1Ch                 | 00h                   | Internal              | PCI Express Root Port 0                |
| 00h( Note2)      | 1Ch                 | 01h                   | Internal              | PCI Express Root Port 1                |
| 00h (Note2)      | 1Ch                 | 02h                   | Internal              | PCI Express Root Port 2                |
| 00h (Note2)      | 1Ch                 | 03h                   | Internal              | PCI Express Root Port 3                |
| 00h (Note2)      | 1Ch                 | 04h                   | Internal              | PCI Express Root Port 4                |
| 00h (Note2)      | 1Ch                 | 05h                   | Internal              | PCI Express Root Port 5                |
| 00h              | 1Ch                 | 07h                   | Internal              | PCI Express Root Port 7                |
| 00h              | 1Dh                 | 00h                   | Internal              | EHCI Host Controller 1                 |
| 00h              | 1Fh                 | 00h                   | N.A.                  | PCI to LPC Bridge                      |
| 00h              | 1Fh                 | 02h                   | Internal              | Serial ATA Controller 1                |
| 00h              | 1Fh                 | 03h                   | Internal              | SMBus Host Controller                  |
| 00h              | 1Fh                 | 05h                   | Internal              | Serial ATA Controller 2                |
| 00h              | 1Fh                 | 06h                   | Internal              | Thermal Subsystem                      |
| 01h (Note3)      | 00h                 | 00h                   | Internal              | PCI Express Port 0                     |
| 02h (Note3)      | 00h                 | 00h                   | Internal              | PCI Express Port 1                     |
| 03h (Note3)      | 00h                 | 00h                   | Internal              | PCI Express Port 2                     |
| 04h (Note3)      | 00h                 | 00h                   | Internal              | PCI Express Port 3                     |
| 05h (Note3)      | 00h                 | 00h                   | Internal              | PCI Express Port 4                     |
| 06h (Note3)      | 00h                 | 00h                   | Internal              | PCI Express Port 5                     |
| 07h (Note3)      | 00h                 | 00h                   | INTA                  | PCIe to PCI Bridge (onboard)           |
| 08h (Note3)      | 04h                 | 00h                   | INTA-INTD             | PCI Bus Slot 1                         |
| 08h (Note3)      | 05h                 | 00h                   | INTA-INTD             | PCI Bus Slot 2                         |
| 08h (Note3)      | 06h                 | 00h                   | INTA-INTD             | PCI Bus Slot 3                         |
| 08h (Note3)      | 07h                 | 00h                   | INTA-INTD             | PCI Bus Slot 4                         |



1. In the standard configuration the Intel Management Engine (ME) related devices are partially present or or not present at all.



- 2. The PCI Express Ports are visible only if a device is attached behind them to the PCI Express Slot on the carrier board.
- 3. The table represents a case when a single function PCI/PCIe device is connected to all possible slots on the carrier board. The given bus numbers will change based on actual hardware configuration.

## 9.5 PCI Interrupt Routing Map

Table 34PCI Interrupt Routing Map

| PIRQ | BUS  | APIC<br>Mode<br>IRQ | VGA | HDA | EHCI 1 | EHCI 2 | SM<br>Bus | LAN | SATA1 | SATA2 | Root | Root | Root | Root | PCI-EX<br>Root<br>Port 4 | Root |                |                | PCI-EX<br>Port 2 |                       |                | PCI-EX<br>Port 5 |
|------|------|---------------------|-----|-----|--------|--------|-----------|-----|-------|-------|------|------|------|------|--------------------------|------|----------------|----------------|------------------|-----------------------|----------------|------------------|
| А    | INTB | 16                  | x   |     |        | х      |           |     |       |       | х    |      |      |      | x                        |      | X <sup>2</sup> | X <sup>5</sup> | X 4              | X <sup>3</sup>        | X <sup>2</sup> | X <sup>5</sup>   |
| В    | INTC | 17                  |     |     |        |        |           |     |       |       |      | х    |      |      |                          | х    | X <sup>3</sup> | X <sup>2</sup> | X <sup>5</sup>   | X <sup>4</sup>        | X <sup>3</sup> | X <sup>2</sup>   |
| С    | INTD | 18                  |     |     |        |        | Х         |     |       |       |      |      | х    |      |                          |      | X <sup>4</sup> | X <sup>3</sup> | X <sup>2</sup>   | X <sup>5</sup>        | X <sup>4</sup> | X <sup>3</sup>   |
| D    | INTA | 19                  |     |     |        |        |           |     | х     | х     |      |      |      | x    |                          |      | X <sup>5</sup> | X <sup>4</sup> | X <sup>3</sup>   | <b>X</b> <sup>2</sup> | X <sup>5</sup> | X <sup>4</sup>   |
| Е    |      | 20                  |     |     |        |        |           | х   |       |       |      |      |      |      |                          |      |                |                |                  |                       |                |                  |
| F    |      | 21                  |     |     |        |        |           |     |       |       |      |      |      |      |                          |      |                |                |                  |                       |                |                  |
| G    |      | 22                  |     | х   |        |        |           |     |       |       |      |      |      |      |                          |      |                |                |                  |                       |                |                  |
| Н    |      | 23                  |     |     | х      |        |           |     |       |       |      |      |      |      |                          |      |                |                |                  |                       |                |                  |

#### Note

<sup>1</sup> These interrupts are available for external devices/slots via the C-D connector rows.

<sup>2</sup> Interrupt used by single function PCI Express devices (INTA).

<sup>3</sup> Interrupt used by multifunction PCI Express devices (INTB).

<sup>4</sup> Interrupt used by multifunction PCI Express devices (INTC).

<sup>5</sup> Interrupt used by multifunction PCI Express devices (INTD).



### 9.6 PCI Bus Masters

The conga-BM67/BS67 supports 4 external PCI Bus Masters. There are no limitations in connecting bus master PCI devices.

Note

If there are two devices connected to the same PCI REQ/GNT pair and they are transferring data at the same time then the latency time of these shared PCI devices can not be guaranteed.

## 9.7 I<sup>2</sup>C Bus

There are no onboard resources connected to the I<sup>2</sup>C bus. Address 16h is reserved for congatec Battery Management solutions.

## 9.8 SM Bus

System Management (SM) bus signals are connected to the Intel<sup>®</sup> BD82QM67 or BD82HM65 (QM67 or HM65) PCH and the SM bus is not intended to be used by off-board non-system management devices. For more information about this subject contact congatec technical support.



# **10 BIOS Setup Description**

The following section describes the BIOS setup program. The BIOS setup program can be used to view and change the BIOS settings for the module. Only experienced users should change the default BIOS settings.

## **10.1** Entering the BIOS Setup Program.

The BIOS setup program can be accessed by pressing the <DEL> or <F2> key during POST.

#### **10.1.1** Boot Selection Popup

The BIOS offers the possibility to access a Boot Selection Popup menu by pressing the <F11> key during POST. If this option is used, a selection will be displayed immediately after POST allowing the operator to select either the boot device that should be used or an option to enter the BIOS setup program.

## **10.2** Setup Menu and Navigation

The congatec BIOS setup screen is composed of the menu bar and two main frames. The menu bar is shown below:

Main Advanced Boot Security Save & Exit

The left frame displays all the options that can be configured in the selected menu. Grayed-out options cannot be configured. Only the blue options can be configured. When an option is selected, it is highlighted in white.



Entries in the option column that are displayed in bold print indicate BIOS default values.

The right frame displays the key legend. Above the key legend is an area reserved for text messages. These text messages explain the options and the possible impacts when changing the selected option in the left frame.

The setup program uses a key-based navigation system. Most of the keys can be used at any time while in setup. The table below explains the supported keys:



| Кеу                                 | Description                                                  |
|-------------------------------------|--------------------------------------------------------------|
| $\leftarrow \rightarrow$ Left/Right | Select a setup menu (e.g. Main, Boot, Exit).                 |
| ↑ ↓ Up/Down                         | Select a setup item or sub menu.                             |
| + - Plus/Minus                      | Change the field value of a particular setup item.           |
| Tab                                 | Select setup fields (e.g. in date and time).                 |
| F1                                  | Display General Help screen.                                 |
| F2                                  | Load previous settings.                                      |
| F9                                  | Load optimal default settings.                               |
| F10                                 | Save changes and exit setup.                                 |
| ESC                                 | Discard changes and exit setup.                              |
| ENTER                               | Display options of a particular setup item or enter submenu. |

## 10.3 Main Setup Screen

When you first enter the BIOS setup, you will enter the Main setup screen. You can always return to the Main setup screen by selecting the Main tab. The Main screen reports BIOS, processor, memory and board information and is for configuring the system date and time.

| Feature                 | Options            | Description                                                   |
|-------------------------|--------------------|---------------------------------------------------------------|
| Main BIOS Version       | no option          | Displays the main BIOS version.                               |
| <b>OEM BIOS Version</b> | no option          | Displays the additional OEM BIOS version.                     |
| Build Date              | no option          | Displays the date the BIOS was built.                         |
| Product Revision        | no option          | Displays the hardware revision of the board.                  |
| Serial Number           | no option          | Displays the serial number of the board.                      |
| BC Firmware Rev.        | no option          | Displays the revision of the congatec board controller.       |
| MAC Address             | no option          | Displays the MAC address of the onboard Ethernet controller.  |
| Boot Counter            | no option          | Displays the number of boot-ups. (max. 16777215).             |
| Running Time            | no option          | Displays the time the board is running [in hours max. 65535]. |
| Platform Information    | submenu            | Opens the platform information submenu.                       |
| System Date             | Day of the week,   | Specifies the current system date                             |
|                         | month/day/year     | Note: The date is in month/day/year format.                   |
| System Time             | Hour:Minute:Second | Specifies the current system time.                            |
|                         |                    | Note: The time is in 24 hour format.                          |



### **10.3.1 Platform Information**

| Feature             | Options   | Description                                                                                             |
|---------------------|-----------|---------------------------------------------------------------------------------------------------------|
| Processor Type      | no option | Displays the processor ID string. The "Processor Type" text itself is not displayed just the ID string. |
| Processor Speed     | no option | Displays the processor speed.                                                                           |
| Processor Signature | no option | Displays the processor signature.                                                                       |
| Microcode Revision  | no option | Displays the processor microcode revision .                                                             |
| Processor Cores     | no option | Displays the number of processor cores.                                                                 |
| IGD VBIOS Version   | no option | Displays the video BIOS version.                                                                        |
| IGD HW Version      | no option | Displays the version of the graphics controller.                                                        |
| Total Memory        | no option | Displays the total amount of installed memory.                                                          |
| Memory Slot0        | no option | Displays the amount of installed memory in the top memory slot.                                         |
| Memory Slot2        | no option | Displays the amount of installed memory in the bottom memory slot.                                      |
| PCH Name            | no option | Displays the name of the platform controller hub.                                                       |
| PCH Version         | no option | Displays the version of the platform controller hub.                                                    |

The platform information submenu offers additional hardware and software information.

## 10.4 Advanced Setup

Select the advanced tab from the setup menu to enter the advanced BIOS setup screen. The menu is used for setting advanced features and only features described within this user's guide are listed.

| Main | Advanced                            | Boot | Security | Save & Exit |
|------|-------------------------------------|------|----------|-------------|
|      | Graphics Configuration              |      |          |             |
|      | Watchdog Configuration              |      |          |             |
|      | Hardware Health Monitoring          |      |          |             |
|      | PCI & PCI Express Configuration     |      |          |             |
|      | ACPI Settings                       |      |          |             |
|      | RTC Wake Settings                   |      |          |             |
|      | Trusted Computing Configuration (*) |      |          |             |
|      | CPU Configuration                   |      |          |             |
|      | Chipset Configuration               |      |          |             |
|      | SATA/PATA Configuration             |      |          |             |
|      | Intel TXT(LT) Configuration (*)     |      |          |             |
|      | ME Firmware Configuration (*)       |      |          |             |
|      | ME/AMT Configuration (*)            |      |          |             |



| Main | Advanced                        | Boot | Security | Save & Exit |
|------|---------------------------------|------|----------|-------------|
|      | USB Configuration               |      |          |             |
|      | Super IO Configuration          |      |          |             |
|      | Serial Port Console Redirection |      |          |             |

Note

The features marked with an asterisk symbol are only available in BIOS version BQ67R610.

## **10.4.1 Graphics Configuration Submenu**

| Feature                  | Options                                | Description                                                                                                                                       |
|--------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Primary Graphics Device  | Auto                                   | Select primary graphics adapter to be used during boot up.                                                                                        |
|                          | IGD                                    | Auto: Bios will select it automatically.                                                                                                          |
|                          | PEG                                    | IGD: Internal Graphics Device located in Chipset.                                                                                                 |
|                          | PCI/PCIe                               | PEG: External PCI Express Graphics card attached to the x16 PEG port.                                                                             |
|                          |                                        | PCI/PCIe: Standard PCI Express or PCI Graphics Device                                                                                             |
| IGD Pre-Allocated        | 0M, 32M, 64M, 96M, 128M, 160M,         | Select amount of pre-allocated (fixed) graphics memory used by the Internal Graphics Device.                                                      |
| Graphics Memory          | 192M, 224M, 256M, 288M, 320M,          |                                                                                                                                                   |
|                          | 352M, 384M, 416M, 448M, 480M,          |                                                                                                                                                   |
|                          | 512M                                   |                                                                                                                                                   |
| IGD Total Graphics       | 128MB                                  | Select amount of total graphics memory that maybe used by the Internal Graphics Device. Memory above the                                          |
| Memory                   | 256MB                                  | fixed graphics memory will be dynamically allocated by the graphics driver according to DVMT 5.0 specification.                                   |
|                          | MAX                                    | MAX = Use as much graphics memory as possible. Depends on total system memory installed and the operating                                         |
|                          |                                        | system used (see DVMT 5.0 specification).                                                                                                         |
| Primary IGD Boot Display |                                        | Select the Primary IGD display device(s) used for boot up.                                                                                        |
| Device                   | CRT                                    | CRT selects Analog VGA display port.                                                                                                              |
|                          | LFP                                    | LFP (Local Flat Panel) selects a LVDS panel connected to the integrated LVDS port.                                                                |
|                          | EFP                                    | EFPx (External Flat Panel) selects a HDMI/DVI or DisplayPort device connected to the display ports B, C or D.                                     |
|                          | EFP2                                   | Examples for EFPx name assignment to port B, C, D:                                                                                                |
|                          | EFP3                                   | 1. If only IGD port C is enabled then the EFP name is assigned to port C.                                                                         |
|                          |                                        | 2. If both port B and C is enabled then EFP is assigned to port B and EFP2 is assigned to port C.                                                 |
| Secondary IGD Boot       | Disabled                               | Select the Secondary IGD display device(s) used for boot up.                                                                                      |
| Display Device           | CRT                                    |                                                                                                                                                   |
|                          | LFP                                    | VGA modes will be supported only on Primary display.                                                                                              |
|                          | EFP                                    | For other details see Primary IGD Boot Display Device.                                                                                            |
|                          | EFP2                                   |                                                                                                                                                   |
|                          | EFP3                                   |                                                                                                                                                   |
| Active LFP Configuration | No Local Flat Panel<br>Integrated LVDS | Select the active local flat panel configuration.                                                                                                 |
| Always Try Auto Panel    | No                                     | If set to 'Yes' the BIOS will first look for an EDID data set in an external EEPROM to configure the Local Flat                                   |
| Detect                   | Yes                                    | Panel. When no external EDID data set can be found, then the data set selected under 'Local Flat Panel Type' will be used as a fallback data set. |



| Feature                  | Options                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Local Flat Panel Type    | Auto           VGA 640x480 1x18 (002h)           VGA 640x480 1x18 (013h)           WVGA 800x480 1x24 (01Bh)           SVGA 800x600 1x18 (01Ah)           XGA 1024x768 1x18 (006h)           XGA 1024x768 1x18 (007h)           XGA 1024x768 1x24 (008h)           XGA 1024x768 1x24 (008h)           XGA 1024x768 1x24 (012h)           WXGA 1280x768 1x24 (01Ch)           SXGA 1280x1024 2x24 (00Ah)           SXGA 1600x1200 2x24 (00Ch)           WUXGA 1920x1200 2x18 (015h)           WUXGA 1920x1200 2x24 (00Dh)           Customized EDID™ 1           Customized EDID™ 3 | Select a predefined LFP type or choose Auto to let the BIOS automatically detect and configure the attached LVDS panel.<br>Auto detection is performed by reading an EDID data set via the video I²C bus.<br>The number in brackets specifies the congatec internal number of the respective panel data set.<br>Note: Customized EDID™ utilizes an OEM defined EDID™ data set stored in the BIOS flash device. |
| Backlight Inverter Type  | None<br>PWM<br>I2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Select the type of backlight inverter used.<br>PWM = Use IGD PWM signal.<br>I2C = Use I2C backlight inverter device connected to the video I <sup>2</sup> C bus.                                                                                                                                                                                                                                               |
| PWM Inverter Polarity    | Normal<br>Inverted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Select PWM inverter polarity. Only visible if Backlight Inverter Type is set to PWM.                                                                                                                                                                                                                                                                                                                           |
| PWM Inverter Frequency   | <b>200</b> - 40000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Set the PWM inverter frequency in Hz. Only visible if Backlight Inverter Type is set to PWM.                                                                                                                                                                                                                                                                                                                   |
| Backlight Setting        | 0%, 10%, 25%, 40%, 50%, 60%,<br>75%, 90%, <b>100%</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Actual backlight value in percent of the maximum setting.                                                                                                                                                                                                                                                                                                                                                      |
| Inhibit Backlight        | <b>No</b><br>Permanent<br>Until End Of POST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Decide whether the backlight on signal should be activated when the panel is activated or whether it should remain inhibited until the end of BIOS POST or permanently.                                                                                                                                                                                                                                        |
| Invert Backlight Setting | No<br>Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Allow to invert backlight control values if required for the actual backlight hardware controller.                                                                                                                                                                                                                                                                                                             |
| Display Port B Interface | Disabled<br>SDVO<br>Display Port<br>HDMI/DVI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Select the interface the physical display port should offer.                                                                                                                                                                                                                                                                                                                                                   |
| Select SDVO Device       | SDVO DVI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Only SDVO DVI supported.                                                                                                                                                                                                                                                                                                                                                                                       |
| Display Port C Interface | <b>Disabled</b><br>Display Port<br>HDMI/DVI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Select the interface the physical display port should offer.                                                                                                                                                                                                                                                                                                                                                   |
| Display Port D Interface | <b>Disabled</b><br>Display Port<br>HDMI/DVI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Select the interface the physical display port should offer.                                                                                                                                                                                                                                                                                                                                                   |
| Display Mode Persistence | Disabled<br>Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Display mode persistence means that previous display device configurations can be 'remembered' and restored by the system. E.g. a dual view DVI configuration will automatically be restored if both DVI monitors are connected again even if during an earlier boot only one DVI monitor had been connected and active.                                                                                       |



## **10.4.2 Watchdog Configuration Submenu**

| Feature           | Options          | Description                                                                                                                            |
|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| POST Watchdog     | Disabled         | Select the timeout value for the POST watchdog.                                                                                        |
|                   | 30sec            |                                                                                                                                        |
|                   | 1min             | The watchdog is only active during the power-on-self-test of the system and provides a facility to prevent errors during boot up by    |
|                   | 2min             | performing a reset                                                                                                                     |
|                   | 5min             |                                                                                                                                        |
|                   | 10min            |                                                                                                                                        |
|                   | 30min            |                                                                                                                                        |
| Stop Watchdog for | No               | Select whether the POST watchdog should be stopped during the popup boot selection menu or while waiting for setup password            |
| User Interaction  | Yes              | insertion.                                                                                                                             |
| Runtime Watchdog  | Disabled         | Selects the operating mode of the runtime watchdog. This watchdog will be initialized just before the operating system starts booting. |
|                   | One-time Trigger | If set to 'One-time Trigger' the watchdog will be disabled after the first trigger.                                                    |
|                   | Single Event     | If set to 'Single Event', every stage will be executed only once, then the watchdog will be disabled.                                  |
|                   | Repeated Event   | If set to 'Repeated Event' the last stage will be executed repeatedly until a reset occurs.                                            |
| Delay             | Disabled         | Select the delay time before the runtime watchdog becomes active. This ensures that an operating system has enough time to load.       |
|                   | 10sec            |                                                                                                                                        |
|                   | 30sec            |                                                                                                                                        |
|                   | 1min             |                                                                                                                                        |
|                   | 2min             |                                                                                                                                        |
|                   | 5min             |                                                                                                                                        |
|                   | 10min            |                                                                                                                                        |
|                   | 30min            |                                                                                                                                        |
| Event 1           | ACPI Event       | Selects the type of event that will be generated when timeout 1 is reached. For more information about ACPI Event, see note below.     |
|                   | Reset            |                                                                                                                                        |
|                   | Power Button     |                                                                                                                                        |
| Event 2           | Disabled         | Selects the type of event that will be generated when timeout 2 is reached.                                                            |
|                   | ACPI Event       |                                                                                                                                        |
|                   | Reset            |                                                                                                                                        |
|                   | Power Button     |                                                                                                                                        |
| Event 3           | Disabled         | Selects the type of event that will be generated when timeout 3 is reached.                                                            |
|                   | ACPI Event       |                                                                                                                                        |
|                   | Reset            |                                                                                                                                        |
| Time a suit 4     | Power Button     | Colorte the time out volve for the first store watchdar event                                                                          |
| Timeout 1         | 1sec             | Selects the timeout value for the first stage watchdog event.                                                                          |
|                   | 2sec             |                                                                                                                                        |
|                   | 5sec<br>10sec    |                                                                                                                                        |
|                   | 30sec            |                                                                                                                                        |
|                   | 1min             |                                                                                                                                        |
|                   | 2min             |                                                                                                                                        |
|                   | 5min             |                                                                                                                                        |
|                   | 10min            |                                                                                                                                        |
|                   | 30min            |                                                                                                                                        |
|                   | 0011111          |                                                                                                                                        |



| Feature                | Options                    | Description                                                                                                                                                        |
|------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timeout 2              | see above                  | Selects the timeout value for the second stage watchdog event.                                                                                                     |
| Timeout 3              | see above                  | Selects the timeout value for the third stage watchdog event.                                                                                                      |
| Watchdog ACPI<br>Event | <b>Shutdown</b><br>Restart | Select the operating system event that is initiated by the watchdog ACPI event. These options perform a critical but orderly operating system shutdown or restart. |

### Note

In ACPI mode it is not possible for a "Watchdog ACPI Event" handler to directly restart or shutdown the OS. For this reason the congatec BIOS will do one of the following:

For Shutdown: An over temperature notification is executed. This causes the OS to shut down in an orderly fashion.

For Restart: An ACPI fatal error is reported to the OS.

### **10.4.3 Hardware Health Monitoring**

| Feature               | Options                                        | Description                                                                                                                    |  |
|-----------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| CPU Temperature       | no option                                      | Displays the actual CPU Temperature in °C.                                                                                     |  |
| Board Temperature 1   | no option                                      | Displays the actual Board Temperature 1 in °C.                                                                                 |  |
| Board Temperature 2   | no option                                      | Displays the actual Board Temperature 2 in °C.                                                                                 |  |
| Board Temperature 3   | no option                                      | Displays the actual Board Temperature 3 in °C.                                                                                 |  |
| 12V Standard          | no option                                      | Displays the actual voltage of the 12V Standard power supply.                                                                  |  |
| 5V Standby            | no option                                      | Displays the actual voltage of the 5V Standby power supply.                                                                    |  |
| CPU Fan Speed         | no option                                      | Displays the actual CPU Fan Speed in RPM.                                                                                      |  |
| Fan PWM Frequency     | Low Frequency                                  | Select fan PWM base frequency mode.                                                                                            |  |
| Mode                  | High Frequency                                 | Low frequency: 35.3Hz                                                                                                          |  |
|                       |                                                | High frequency: 22.5kHz                                                                                                        |  |
| Continuous Tacho      | Disabled                                       | If enabled, the fan tacho pulses are measured continuously instead of once per second. Helps to avoid audible 'pulsing' of the |  |
| Reading               | Enabled                                        | fan as the speed would be set to 100% for a very short time during measurement.                                                |  |
| Pulses Per Revolution | 1, 2, 3, 4                                     | Select number of pulses per revolution generated by the attached fan.                                                          |  |
| Automatic Fan Speed   | Disabled                                       | Enable hardware fan speed control. Independent from any operating system the fan will be turned on once a certain start        |  |
| Control               | Enabled                                        | temperature is reached and linearly ramped up to the defined maximum speed within the given temperature range.                 |  |
| Fan Control           | CPU Temperature                                | Select which temperature input is used for the automatic fan speed control.                                                    |  |
| Temperature           | Board Temperature 1                            |                                                                                                                                |  |
|                       | Board Temperature 2                            |                                                                                                                                |  |
|                       | Board Temperature 3                            |                                                                                                                                |  |
| Start Temperature     | 30, 40, 50, <b>60</b> , 70,                    | At this temperature the fan will be turned on at the defined minimum fan speed.                                                |  |
| Town on the Down      | 80, 90, 100°C                                  |                                                                                                                                |  |
| Temperature Range     | 5, 10, 15, 20, 25, <b>30</b> ,<br>40, 55, 80°C | Within this temperature range the fan will ramp up to the defined maximum fan speed.                                           |  |



| Feature                           | Options                                                                                                                           | Description                                                                                                                                                                                                |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Minimum Fan Speed                 | Fan Off, 10%, 15%,<br>20%, 25%, 30%,<br>35%, 40%, 45%,<br><b>50%</b> , 55%, 60%,<br>65%, 70%, 75%,<br>80%, 85%, 90%,<br>95%, 100% | Select minimum/start fan speed to be set when the start temperature of the control slope is reached.                                                                                                       |
| Maximum Fan Speed                 | Fan Off, 10%, 15%,<br>20%, 25%, 30%,<br>35%, 40%, 45%,<br>50%, 55%, 60%,<br>65%, 70%, 75%,<br>80%, 85%, 90%,<br>95%, <b>100%</b>  | Select maximum/end fan speed to be ramped up to until the end temperature of the control slope is reached.                                                                                                 |
| Fan Always On At<br>Minimum Speed | Disabled<br>Enabled                                                                                                               | If enabled, the fan will always run at least at the selected minimum speed, even if the control temperature is below the fan control start temperature. This is to ensure a minimum air flow all the time. |

## 10.4.4 PCI & PCI Express Configuration Submenu

| Feature                   | Options                                                                           | Description                                                                                                                               |
|---------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| PCI ROM Priority          | Legacy ROM<br>EFI Compatible<br>ROM                                               | Specify which PCI option ROM to launch in case that multiple option ROMs (legacy and EFI compatible) are present.                         |
| Launch PXE Option ROM     | Disabled<br>Enabled                                                               | Enable or disable start of PXE option ROMs for legacy network devices.                                                                    |
| Launch Storage Option ROM | Disabled<br><b>Enabled</b>                                                        | Enable or disable start of option ROMs for legacy mass storage devices.                                                                   |
| PCI Settings              |                                                                                   |                                                                                                                                           |
| PCI Latency Timer         | <b>32</b> , 64, 96, 128,<br>160, 192, 224, 248<br>PCI Bus Clocks                  | Select value to be programmed into PCI latency timer register.                                                                            |
| VGA Palette Snoop         | Disabled<br>Enabled                                                               | Enable or disable VGA palette registers snooping.                                                                                         |
| Generate EXCD0/1_PERST#   | Disabled<br>1ms<br>5ms<br><b>10ms</b><br>50ms<br>100ms<br>150ms<br>200ms<br>250ms | Select whether the COM Express EXCD0_PERST# and EXCD1_PERST# pins should be driven low during POST or how long if it will be, if enabled. |



| Feature                           | Options                                                                               | Description                                                                                                                                                  |
|-----------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Early Initialization Delay        | <b>Disabled</b><br>200ms, 400ms, 1s,<br>2s, 5s, 10s, 20s,<br>30s, 40s, 50s            | Add Additional boot delay at early POST before PCI/PCI Express initialization. Meant to grant slow external PCI Express devices additional time to power up. |
| PCI Express Device & Lin          | k Settings                                                                            |                                                                                                                                                              |
| Relaxed Ordering                  | <b>Disabled</b><br>Enabled                                                            | Enable or disable PCI Express device relaxed ordering.                                                                                                       |
| Extended Tag                      | <b>Disabled</b><br>Enabled                                                            | If enabled a device may use an 8-bit tag filed as a requester.                                                                                               |
| No Snoop                          | <b>Disabled</b><br>Enabled                                                            | Enable or disable PCI Express device 'No Snoop' option.                                                                                                      |
| Maximum Payload                   | Auto<br>128 Bytes<br>256 Bytes<br>512 Bytes<br>1024 Bytes<br>2048 Bytes<br>4096 Bytes | Set maximum payload of PCI Express devices or allow system BIOS to select the value.                                                                         |
| Maximum Read Request              | Auto<br>128 Bytes<br>256 Bytes<br>512 Bytes<br>1024 Bytes<br>2048 Bytes<br>4096 Bytes | Set maximum read request size of PCI Express devices or allow system BIOS to select the value.                                                               |
| Extended Synch                    | Disabled<br>Enabled                                                                   | If enabled, the generation of extended PCI Express synchronization patterns is allowed.                                                                      |
| PIRQ Routing & IRQ<br>Reservation | submenu                                                                               | Manual PIRQ routing and interrupt reservation for legacy devices.                                                                                            |
| ► PCI Express Port 0              | submenu                                                                               | Opens the PCI Express Port submenu                                                                                                                           |
| ► PCI Express Port 1              | submenu                                                                               | Opens the PCI Express Port submenu                                                                                                                           |
| ► PCI Express Port 2              | submenu                                                                               | Opens the PCI Express Port submenu                                                                                                                           |
| ► PCI Express Port 3              | submenu                                                                               | Opens the PCI Express Port submenu                                                                                                                           |
| ► PCI Express Port 4              | submenu                                                                               | Opens the PCI Express Port submenu                                                                                                                           |
| ► PCI Express Port 5              | submenu                                                                               | Opens the PCI Express Port submenu                                                                                                                           |



### 10.4.4.1 PIRQ Routing & IRQ Reservation Submenu

| Feature                    | Options                                                           | Description                                                                                                                                                                                                                                    |
|----------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIRQA                      | Auto, IRQ3, IRQ4,<br>IRQ5, IRQ6, IRQ10,<br>IRQ11, IRQ14,<br>IRQ15 | Set interrupt for selected PIRQ. Please refer to the board's resource list for a detailed list of devices connected to the respective PIRQ.<br>NOTE: These settings will only be effective while operating in PIC (non-IOAPIC) interrupt mode. |
| PIRQB                      | Same as PIRQA                                                     | Same as PIRQA                                                                                                                                                                                                                                  |
| PIRQC                      | Same as PIRQA                                                     | Same as PIRQA                                                                                                                                                                                                                                  |
| PIRQD                      | Same as PIRQA                                                     | Same as PIRQA                                                                                                                                                                                                                                  |
| PIRQE                      | Same as PIRQA                                                     | Same as PIRQA                                                                                                                                                                                                                                  |
| PIRQF                      | Same as PIRQA                                                     | Same as PIRQA                                                                                                                                                                                                                                  |
| PIRQG                      | Same as PIRQA                                                     | Same as PIRQA                                                                                                                                                                                                                                  |
| PIRQH                      | Same as PIRQA                                                     | Same as PIRQA                                                                                                                                                                                                                                  |
| Reserve Legacy Interrupt 1 | None, IRQ3, IRQ4,<br>IRQ5, IRQ6, IRQ10,<br>IRQ11, IRQ14,<br>IRQ15 | The interrupt reserved here will not be assigned to any PCI or PCI Express device and thus maybe available for some legacy bus device.                                                                                                         |
| Reserve Legacy Interrupt 2 | Same as Reserve<br>Legacy Interrupt 1                             | same as Reserve Legacy Interrupt 1.                                                                                                                                                                                                            |

### 10.4.4.2 PCI Express Port Submenu

| Feature            | Options                    | Description                                                                                                                                                                                                 |
|--------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI Express Port x | Disabled<br><b>Enabled</b> | Enable or disable the respective PCI Express port x.<br>Port 0 cannot be disabled.                                                                                                                          |
| PME SCI            | Disabled<br><b>Enabled</b> | Enable or disable PCI Express PME (power management event) SCI.                                                                                                                                             |
| Always Enable Port | <b>Disabled</b><br>Enabled | Disabled = Disable the internal PCI Express interface device if no device is detected on the port.<br>Enabled = Enable the internal PCI Express interface device also if no device is detected on the port. |



## **10.4.5 ACPI Configuration Submenu**

| Feature             | Options                                                                                     | Description                                                                                                                                                                                                                                                     |
|---------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hibernation Support | Disabled<br><b>Enabled</b>                                                                  | Enable or disable system ability to hibernate (operating system S4 sleep state). This option may not be effective with some operating systems.                                                                                                                  |
| ACPI Sleep State    | Suspend Disabled<br>S3 (Suspend to RAM)                                                     | Select the state used for ACPI system sleep/suspend.                                                                                                                                                                                                            |
| Critical Trip Point | 100 /POR, 71, 79, 87,<br>95, 103, <b>111</b> , 119°C                                        | Specifies the temperature threshold at which the ACPI aware OS performs a critical shutdown.                                                                                                                                                                    |
| Active Trip Point   | <b>Disabled</b> , 15, 23, 31,<br>39, 47, <b>55</b> , 63, 71, 79,<br>87, 95, 103, 111, 119°C | Specifies the temperature threshold at which the ACPI aware OS turns the fan on/off.                                                                                                                                                                            |
| Passive Trip Point  | Disabled, 15, 23, 31,<br>39, 47, 55, 63, 71, 79,<br>87, 95, 103, 111, <b>119°</b> C         | Specifies the temperature threshold at which the ACPI aware OS starts/stops CPU clock throttling. This method of Passive cooling is not recommended. The preferred method of passive cooling is the setting of the TCC active offset in CPU Configuration menu. |

## 10.4.6 RTC Wake Settings Submenu

| Feature                   | Options  | Description                                    |
|---------------------------|----------|------------------------------------------------|
| Wake System AT Fixed Time | Disabled | Enable system to wake from S5 using RTC alarm. |
|                           | Enabled  |                                                |
| Wake up hour              |          | specify wake up hour.                          |
| Wake up minute            |          | Specify wake up minute.                        |
| Wake up second            |          | Specify wake up second.                        |

## **10.4.7** Trusted Computing Configuration Submenu

| Feature               | Options                 | Description                                                                         |
|-----------------------|-------------------------|-------------------------------------------------------------------------------------|
| TPM Support           | Disabled                | Enable or disable TPM support. System reset is required after change.               |
|                       | Enabled                 |                                                                                     |
| TPM State             | Disabled                | Enable or disable TPM Chip                                                          |
|                       | Enabled                 | Note: System might restart several times during POST to acquire target state.       |
| Pending TPM Operation | None,                   | Perform selected TPM chip operation                                                 |
|                       | Enable Take Ownership,  | Note: System might restart several times during POST to perform selected operation. |
|                       | Disable Take Ownership, |                                                                                     |
|                       | TPM Clear               |                                                                                     |

### • Note

This menu is only available in BIOS version BQ67R610.



## 10.4.8 CPU Configuration Submenu

| Hyper-Threading       Disabled         Execute Disable Bit       Disabled         Enabled       Enabled         Limit CPUID Maximum       Disabled         Disabled       Enabled         Enabled       Disabled         Enabled       Disabled         Enabled       Disabled         Enabled       Disabled         Enabled       Disabled         Enabled       Processor will limit the maximum CPUID input value to 03h when queried, even if the processor will erum the actual maximum CPUID input value on the Porcessor will erum the actual maximum CPUID input value on the Porcessor will erum the actual maximum CPUID input value on the Processor when queried. Limiting the CPUID input value and the processor will erum the actual maximum CPUID input value on the processor when queried. Limiting the CPUID input value and the processor will erum the actual maximum CPUID input value and the processor will erum the actual maximum CPUID input value and the processor will erum the actual maximum core proteined. Limiting the CPUID input value and the processor will erum takes can be precented. Limiting the CPUID input value and the processor will erum takes can be precented. Limiting the CPUID input value and the processor will erum the actual maximum core proteined. Limiting the CPUID input value and the processor will erum takes can be precented. Limiting the CPUID input value and the processor will erum the actual maximum core precented. Limiting the CPUID input value and the processor will erum takes can be precented. Limiting the CPUID input value and the processor will erum the actual maximum core preterefetcher.         <                                                                                                                             | Feature                         | Options     | Description                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------|
| 3         Hyper-Threading       Disabled       Enable or disable Hyper-Threading support.         Execute Disable Bit       Disabled       Enable or disable the Execute Disable Bit (XD) of the processor. With the XD bit set to enabled certain classes of malicious buffer overflow attacks can be prevented when combined with a supporting OS.         Limit CPUID Maximum       Disabled       When enabled, the processor will limit the maximum CPUID input value to 03h when queried, even if the processor supports a higher CPUID input value. When disabled, the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value to 03h when queried, even if the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of a bisbled         Hardware Prefetcher       Disabled       Enable or disable prefetching of adjacent cache lines.         Enabled       Enabled       Enabled       Enabled         Intel Virtualization Technology       Disabled       Enabled or disable support for the Intel virtualization technology.         Intel Virtualization Technology       Disabled       Enabled       Enabled         Power Management <td< td=""><td>Active Processor Cores</td><td>All</td><td>Set number of cores to be enabled.</td></td<>       | Active Processor Cores          | All         | Set number of cores to be enabled.                                                                                |
| 3         Hyper-Threading       Disabled       Enable or disable Hyper-Threading support.         Execute Disable Bit       Disabled       Enable or disable the Execute Disable Bit (XD) of the processor. With the XD bit set to enabled certain classes of malicious buffer overflow attacks can be prevented when combined with a supporting OS.         Limit CPUID Maximum       Disabled       When enabled, the processor will limit the maximum CPUID input value to 03h when queried, even if the processor supports a higher CPUID input value. When disabled, the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value to 03h when queried, even if the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of the processor will return the actual maximum CPUID input value of a bisbled         Hardware Prefetcher       Disabled       Enable or disable prefetching of adjacent cache lines.         Enabled       Enabled       Enabled       Enabled         Intel Virtualization Technology       Disabled       Enabled or disable support for the Intel virtualization technology.         Intel Virtualization Technology       Disabled       Enabled       Enabled         Power Management <td< td=""><td></td><td>1</td><td></td></td<>                                                                 |                                 | 1           |                                                                                                                   |
| Hyper-Threading         Disabled<br>Enabled         Enabled         Enabled           Execute Disable Bit         Disabled         Enabled         Enabled <td< td=""><td></td><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                 |             |                                                                                                                   |
| Enabled         Enabled           Execute Disable Bit         Disabled         Enabled         malicious buffer overflow attacks can be prevented when combined with a supporting OS.           Limit CPUID Maximum         Disabled         When enabled, the processor will limit the maximum CPUID input value to 03h when queried, even if the processor supports a higher CPUID input value. When disabled, the processor will return the actual maximum CPUID input value on the processor when queried. Limiting the CPUID input value may be required for older operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.           Hardware Prefetcher         Disabled         Enabled         Enabled or disable prefetching of adjacent cache lines.           Adjacent Cache Line Prefetch         Disabled         Enabled         Enable or disable prefetching of adjacent cache lines.           Intel Virtualization Technology         Disabled         Enable or disable memory remap above 4GB.           Disabled         Enable CPU speed is set to maximum and cannot be altered by the operating system.           CPU Tubo Mode         Disabled         Disabled: CPU speed can be altered by the intel software driver above the CPU nominal operating frequency.           CPU Tubo Mode         Disabled         Disabled: CPU speed can be altered by the intel software driver above the CPU nominal operating frequency.           CPU Tubo Mode         Disabled         Disabled: CPU speed can be altered by the intel software driver above the CPU nominal operatin                                                                                                                                                               |                                 | -           |                                                                                                                   |
| Execute Disable Bit         Disabled         Enable or disable to refer overflow attacks can be prevented when combined with a supporting OS.           Limit CPUID Maximum         Disabled         malicious buffer overflow attacks can be prevented when combined with a supporting OS.           Limit CPUID Maximum         Disabled         When enabled, the processor will intum the maximum CPUID input value on Sh when queried, even if the processor supports a higher CPUID input value. When disabled, the processor will return the actual maximum CPUID input value may be required for older operating systems that cannot handle the extra CPUID input value may be required for older operating systems that cannot handle the extra CPUID input value may be required for older operating systems that cannot handle the extra CPUID input value may be required for older operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.           Hardware Prefetcher         Disabled         Enable or disable prefetching of adjacent cache (MLC) streamer prefetcher.           Enabled         Enabled         Enable or disable support for the Intel virtualization technology.           Intel Virtualization Technology         Disabled         Enable or disable memory remap above 4GB.           Disabled         Enabled         Enabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed can be altered by the intel software driver above the CPU nominal operating frequency.           CPU Turbo Mode         Disabled                                                                                                             | Hyper-Threading                 |             | Enable or disable Hyper-Threading support.                                                                        |
| Enabled         malicious buffer overflow attacks can be prevented when combined with a supporting OS.           Limit CPUID Maximum         Disabled         When enabled, the processor will limit the maximum CPUID input value to 03h when queried, even if the processor when queried. Limiting the CPUID input value may be required for older operating systems that cannot handle the extra CPUID input value of the processor when queried. Limiting the CPUID input value may be required for older operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.           Hardware Prefetcher         Disabled         Enable or disable the Mid Level Cache (MLC) streamer prefetcher.           Adjacent Cache Line Prefetch         Disabled         Enable or disable prefetching of adjacent cache lines.           Enabled         Enable or disable prefetching of adjacent cache lines.           Intel Virtualization Technology         Disabled         Enable or disable memory remap above 4GB.           Disabled         Enabled         Enabled         Enabled           Power Management         Enabled         Enabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Enabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           Tret Advise Offset         Disabled         CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           CPU trubo Mode <td< td=""><td></td><td>Enabled</td><td></td></td<>                                                                                                                                    |                                 | Enabled     |                                                                                                                   |
| Limit CPUID Maximum         Disabled<br>Enabled         When enabled, the processor will limit the maximum CPUID input value to 03h when queried, even if the<br>processor supports a higher CPUID input value. When disabled, the processor will queried, the processor will queried. Limiting the CPUID input value to 03h when queried, even if the<br>processor supports a higher CPUID input value to 03h when queried, even if the<br>processor supports a higher CPUID input value to 03h when queried, even if the<br>cPUID input value of the processor when queried. Limiting the CPUID input value may be required for older<br>operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.           Hardware Prefetcher         Disabled         Enable or disable prefetching of adjacent cache lines.<br>Enabled           Intel Virtualization Technology         Disabled         Enable or disable support for the Intel virtualization technology.<br>Enabled           Power Management         Enable or disable or disable memory remap above 4GB.           Disabled         Disabled         Enable or Disabled. CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0-15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation will lower<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.               CPU | Execute Disable Bit             |             |                                                                                                                   |
| Enabled       processor supports a higher CPUID input value. When disabled, the processor will return the actual maximum CPUID input value of the processor when queried. Limiting the CPUID input value may be required for older operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.         Hardware Prefetcher       Disabled Enable or disable the Mid Level Cache (MLC) streamer prefetcher.         Adjacent Cache Line Prefetch       Disabled Enable or disable prefetching of adjacent cache lines.         Intel Virtualization Technology       Disabled Enable or disable support for the Intel virtualization technology.         Memory Remap       Enabled         Disabled       Enable or disable memory remap above 4GB.         Disabled       Enabled         Disabled       Enabled         Disabled       Enabled         Disabled       Enabled         Disabled       Enabled         Disabled       Disabled         Disabled       Disabled         CPU Turbo Mode       Disabled       Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.         TCC Active Offset       0-15       Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower         Default : 0       bisabled CPU care and graphics core frequency, voltage or both. The factory TCC activation imperature is normally 100C. So by ente                                                                                                                                                                                                                                                                                                        |                                 | Enabled     | malicious buffer overflow attacks can be prevented when combined with a supporting OS.                            |
| CPUID input value of the processor when queried. Limiting the CPUID input value may be required for older operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.           Hardware Prefetcher         Disabled         Enable or disable the Mid Level Cache (MLC) streamer prefetcher.           Adjacent Cache Line Prefetch         Disabled         Enable or disable prefetching of adjacent cache lines.           Intel Virtualization Technology         Disabled         Enable or disable prefetching of adjacent cache lines.           Memory Remap         Enabled         Enabled           Power Management         Enabled         Enabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Enabled: CPU speed is controlled by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0.15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower           CPU C3 Report         Disabled         Enabled         Enabled           CPU C7 Report         Disabled         Enabled         Enabled                                                                                                                                                                                                                                                                                                                                                                                                                             | Limit CPUID Maximum             | Disabled    |                                                                                                                   |
| operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.           Hardware Prefetcher         Disabled         Enable or disable the Mid Level Cache (MLC) streamer prefetcher.           Adjacent Cache Line Prefetch         Disabled         Enable or disable prefetching of adjacent cache lines.           Intel Virtualization Technology         Disabled         Enabled           Memory Remap         Enabled         Enabled           Disabled         Enabled         Enabled           Power Management         Enabled         Disabled         Enabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Enabled: CPU speed is controlled by the operating system.           CPU Turbo Mode         Disabled         Enabled: CPU speed cannot be altered by the Intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0-15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.           CPU C3 Report         Disabled         Enable/Disable CPU C6(ACPI C2) report to OS           CPU C7 Report         Disabled         Enable/Disable CPU C6(ACPI C3) report to OS                                                                                                                                                                                                                                                             |                                 | Enabled     |                                                                                                                   |
| Hardware Prefetcher       Disabled<br>Enabled       Enable or disable the Mid Level Cache (MLC) streamer prefetcher.         Adjacent Cache Line Prefetch       Disabled<br>Enabled       Enable or disable prefetching of adjacent cache lines.         Intel Virtualization Technology       Disabled<br>Enabled       Enable or disable support for the Intel virtualization technology.         Memory Remap       Enabled       Enabled or disable memory remap above 4GB.         Power Management       Disabled       Enabled: CPU speed is set to maximum and cannot be altered by the operating system.         CPU Turbo Mode       Disabled       Disabled: CPU speed is controlled by the operating system.         CPU Turbo Mode       Disabled       Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.         TCC Active Offset       0-15       Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation will lower<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.         CPU C3 Report       Disabled<br>Enabled       Enable/Disable CPU C3(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C6(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                      |                                 |             | CPUID input value of the processor when queried. Limiting the CPUID input value may be required for older         |
| EnabledAdjacent Cache Line PrefetchDisabled<br>EnabledEnable or disable prefetching of adjacent cache lines.Intel Virtualization TechnologyDisabled<br>EnabledEnable or disable support for the Intel virtualization technology.Memory RemapEnabled<br>DisabledEnable or disable memory remap above 4GB.Power ManagementDisabledDisabledPower ManagementEnabledDisabled: CPU speed is set to maximum and cannot be altered by the operating system.<br>EnabledCPU Turbo ModeDisabledDisabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.<br>EnabledCPU Turbo ModeDisabledDisabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.<br>EnabledCPU Turbo ModeDisabledDifset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.CPU C3 ReportDisabled<br>EnabledEnable/Disable CPU C3(ACPI C2) report to OSCPU C6 ReportDisabled<br>EnabledEnable/Disable CPU C6(ACPI C3) report to OSCPU C7 ReportDisabled<br>EnabledEnable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                 |             | operating systems that cannot handle the extra CPUID information returned when using the full CPUID input value.  |
| Adjacent Cache Line Prefetch       Disabled       Enable or disable prefetching of adjacent cache lines.         Intel Virtualization Technology       Disabled       Enable or disable support for the Intel virtualization technology.         Memory Remap       Enabled       Enable or disable memory remap above 4GB.         Power Management       Enabled       Enabled         Intel(R) SpeedStep(tm)       Disabled       Disabled: CPU speed is set to maximum and cannot be altered by the operating system.         CPU Turbo Mode       Disabled       Disabled: CPU speed is controlled by the operating system.         CPU Turbo Mode       Disabled       Disabled: CPU speed can be altered by the intel software driver above the CPU nominal operating frequency.         TCC Active Offset       0-15       Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation will lower<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.         CPU C3 Report       Disabled       Enable/Disable CPU C3(ACPI C2) report to OS         CPU C6 Report       Disabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                     | Hardware Prefetcher             |             | Enable or disable the Mid Level Cache (MLC) streamer prefetcher.                                                  |
| Enabled         Enable or disable support for the Intel virtualization technology.           Intel Virtualization Technology         Disabled         Enable or disable support for the Intel virtualization technology.           Memory Remap         Enabled         Enable or disable memory remap above 4GB.           Disabled         Disabled         Enable or disable memory remap above 4GB.           Power Management         Intel (R) SpeedStep(tm)         Disabled           Enabled         Enabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Enabled: CPU speed is controlled by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0.15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.           CPU C3 Report         Disabled         Enable/Disable CPU C6(ACPI C3) report to OS           CPU C7 Report         Disabled         Enable/Disable CPU C6(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                       |                                 | Enabled     |                                                                                                                   |
| Intel Virtualization Technology         Disabled<br>Enabled         Enable or disable support for the Intel virtualization technology.           Memory Remap         Enabled<br>Disabled         Enable or disable memory remap above 4GB.           Power Management         Disabled         Disabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed is controlled by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0-15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower           Disabled         Disabled         Enable/Disable CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.           CPU C3 Report         Disabled         Enable/Disable CPU C3(ACPI C2) report to OS           CPU C6 Report         Disabled         Enable/Disable CPU C6(ACPI C3) report to OS           CPU C7 Report         Disabled         Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                   | Adjacent Cache Line Prefetch    | Disabled    | Enable or disable prefetching of adjacent cache lines.                                                            |
| EnabledMemory RemapEnabled<br>DisabledEnable or disable memory remap above 4GB.Power ManagementPower ManagementIntel(R) SpeedStep(tm)Disabled<br>EnabledDisabled: CPU speed is set to maximum and cannot be altered by the operating system.CPU Turbo ModeDisabled<br>EnabledDisabled: CPU speed is controlled by the operating system.CPU Turbo ModeDisabled<br>EnabledDisabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.<br>EnabledCPU Turbo ModeDisabled<br>EnabledOffset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>Default : 0CPU C2 ReportDisabled<br>EnabledEnable/Disable CPU C3(ACPI C2) report to OSCPU C6 ReportDisabled<br>EnabledEnable/Disable CPU C6(ACPI C3) report to OSCPU C7 ReportDisabled<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -                               | Enabled     |                                                                                                                   |
| Memory Remap         Enabled<br>Disabled         Enable or disable memory remap above 4GB.           Power Management         Disabled         Disabled         Disabled         Disabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed is controlled by the operating system.         Enabled         Enabled         Enabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0-15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.           CPU C3 Report         Disabled<br>Enabled         Enable/Disable CPU C6(ACPI C2) report to OS           CPU C6 Report         Disabled<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Intel Virtualization Technology | Disabled    | Enable or disable support for the Intel virtualization technology.                                                |
| Disabled           Power Management           Intel(R) SpeedStep(tm)         Disabled         Disabled: CPU speed is set to maximum and cannot be altered by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed is controlled by the operating system.           CPU Turbo Mode         Disabled         Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0-15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally 100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.           CPU C3 Report         Disabled Enabled         Enable/Disable CPU C3(ACPI C2) report to OS           CPU C6 Report         Disabled Enable/Disable CPU C6(ACPI C3) report to OS           CPU C7 Report         Disabled         Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                 | Enabled     |                                                                                                                   |
| Power Management           Intel(R) SpeedStep(tm)         Disabled         Disabled: CPU speed is set to maximum and cannot be altered by the operating system.<br>Enabled           CPU Turbo Mode         Disabled         Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.<br>Enabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.           TCC Active Offset         0-15         Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>Default : 0           CPU C3 Report         Disabled         Enabled         Enable/Disable CPU C3(ACPI C2) report to OS           CPU C6 Report         Disabled         Enable/Disable CPU C6(ACPI C3) report to OS           CPU C7 Report         Disabled         Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Memory Remap                    | Enabled     | Enable or disable memory remap above 4GB.                                                                         |
| Intel(R) SpeedStep(tm)Disabled<br>EnabledDisabled: CPU speed is set to maximum and cannot be altered by the operating system.<br>Enabled: CPU speed is controlled by the operating system.CPU Turbo ModeDisabledDisabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.<br>Enabled: CPU speed can be altered by the Intel software driver above the CPU nominal operating frequency.TCC Active Offset0-15Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.CPU C3 ReportDisabled<br>EnabledEnable/Disable CPU C3(ACPI C2) report to OS<br>EnabledCPU C6 ReportDisabled<br>EnabledEnable/Disable CPU C6(ACPI C3) report to OS<br>EnabledCPU C7 ReportDisabled<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                 | Disabled    |                                                                                                                   |
| EnabledEnabled: CPU speed is controlled by the operating system.CPU Turbo ModeDisabledDisabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.<br>Enabled: CPU speed can be altered by the Intel software driver above the CPU nominal operating frequency.TCC Active Offset0-15<br>Default : 0Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.CPU C3 ReportDisabled<br>EnabledEnable/Disable CPU C3(ACPI C2) report to OS<br>EnabledCPU C6 ReportDisabled<br>EnabledEnable/Disable CPU C6(ACPI C3) report to OS<br>EnabledCPU C7 ReportDisabled<br>EnabledEnable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Power Management                |             |                                                                                                                   |
| CPU Turbo Mode       Disabled       Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.         CPU Turbo Mode       Disabled       Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.         TCC Active Offset       0-15       Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.         CPU C3 Report       Disabled<br>Enabled       Enable/Disable CPU C3(ACPI C2) report to OS         CPU C6 Report       Disabled<br>Enabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled<br>Enabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Intel(R) SpeedStep(tm)          | Disabled    | Disabled: CPU speed is set to maximum and cannot be altered by the operating system.                              |
| EnabledEnabled: CPU speed can be altered by the Intel software driver above the CPU nominal operating frequency.TCC Active Offset0-15<br>Default : 0Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower<br>both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally<br>100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.CPU C3 ReportDisabled<br>EnabledEnable/Disable CPU C3(ACPI C2) report to OSCPU C6 ReportDisabled<br>EnabledEnable/Disable CPU C6(ACPI C3) report to OSCPU C7 ReportDisabled<br>EnabledEnable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                 | Enabled     | Enabled: CPU speed is controlled by the operating system.                                                         |
| TCC Active Offset       0-15       Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally 100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.         CPU C3 Report       Disabled Enable/Disable CPU C3(ACPI C2) report to OS Enabled         CPU C6 Report       Disabled Enable/Disable CPU C6(ACPI C3) report to OS Enabled         CPU C7 Report       Disabled Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CPU Turbo Mode                  | Disabled    | Disabled: CPU speed cannot be altered by the intel software driver above the CPU nominal operating frequency.     |
| Default : 0       both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally 100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.         CPU C3 Report       Disabled Enabled       Enable/Disable CPU C3(ACPI C2) report to OS         CPU C6 Report       Disabled Enabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled Enabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                 | Enabled     | Enabled: CPU speed can be altered by the Intel software driver above the CPU nominal operating frequency.         |
| Default : 0       both CPU core and graphics core frequency, voltage or both. The factory TCC activation temperature is normally 100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.         CPU C3 Report       Disabled Enabled       Enable/Disable CPU C3(ACPI C2) report to OS         CPU C6 Report       Disabled Enabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled Enabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TCC Active Offset               | 0-15        | Offset from the Intel factory Thermal Control Circuit (TCC) activation temperature. The TCC activation will lower |
| 100C. So by entering 10 for TCC active offset the TCC will be normally activated at 90C.         CPU C3 Report       Disabled       Enable/Disable CPU C3(ACPI C2) report to OS         CPU C6 Report       Disabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                 | Default : 0 |                                                                                                                   |
| Disabled       Enable/Disable CPU C3(ACPI C2) report to OS         CPU C6 Report       Disabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |             |                                                                                                                   |
| Enabled       Enabled         CPU C6 Report       Disabled<br>Enabled       Enable/Disable CPU C6(ACPI C3) report to OS         CPU C7 Report       Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CPU C3 Report                   | Disabled    |                                                                                                                   |
| Enabled       CPU C7 Report     Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                 | Enabled     |                                                                                                                   |
| Enabled       CPU C7 Report     Disabled       Enable/Disable CPU C7(ACPI C3) report to OS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CPU C6 Report                   | Disabled    | Enable/Disable CPU C6(ACPI C3) report to OS                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 | Enabled     |                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CPU C7 Report                   | Disabled    | Enable/Disable CPU C7(ACPI C3) report to OS                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 | Enabled     |                                                                                                                   |



## **10.4.9** Chipset Configuration Submenu

| Feature                       | Options  | Description                                                                                                         |
|-------------------------------|----------|---------------------------------------------------------------------------------------------------------------------|
| PCH LAN Controller            | Enabled  | Enable or disable the onboard, PCH integrated ethernet controller                                                   |
|                               | Disabled |                                                                                                                     |
| Wake On LAN                   | Enabled  | Enable or disable the wake on LAN capability of the onboard, PCH integrated Ethernet controller.                    |
|                               | Disabled |                                                                                                                     |
| HDA Controller                | Disabled | Control activation of the HDA controller device.                                                                    |
|                               | Enabled  | Disabled = HDA controller will be unconditionally disabled                                                          |
|                               | Auto     | Enabled = HDA controller will be unconditionally enabled                                                            |
|                               |          | Auto = HDA Controller will be enabled if HDA codec present, disabled otherwise.                                     |
| HDA Controller internal HDMI  | Disabled | Enable or disable the internal HDMI codec for the HDA Controller.                                                   |
| Codec                         | Enabled  |                                                                                                                     |
| HDMI codec for Display Port B | Disabled | Enable or disable the internal HDMI codec Port for relevant display port.                                           |
|                               | Enabled  |                                                                                                                     |
| HDMI codec for Display Port C | Disabled | Enable or disable the internal HDMI codec Port for relevant display port.                                           |
|                               | Enabled  |                                                                                                                     |
| HDMI codec for Display Port D | Disabled | Enable or disable the internal HDMI codec Port for relevant display port.                                           |
|                               | Enabled  |                                                                                                                     |
| NB CRID                       | Enabled  | Enable or disable northbridge compatible revision ID support.                                                       |
|                               | Disabled |                                                                                                                     |
| SB CRID                       | Disabled | Enable or disable southbridge compatible revision ID support.                                                       |
|                               | Enabled  |                                                                                                                     |
| High Precision Timer          | Disabled | Enable or disable the high precision event timer (HPET). This timer can be used for precise multimedia or real time |
| -                             | Enabled  | application timing. Special software support is required.                                                           |
| PCI Express Clock Gating      | Disabled | Enable or disable dynamic PCI Express clock gating for all root ports.                                              |
|                               | Enabled  |                                                                                                                     |
| DMI Link ASPM Control         | Disabled | Control Active State Power Management (ASPM) of the DMI link between CPU/GMCH and PCH.                              |
|                               | LOs      |                                                                                                                     |
|                               | L0sL1    |                                                                                                                     |
| Port 80h Redirection          | LPC Bus  | Control where the port 80h cycles are sent. If PCI Bus is selected than subtractive decoding to PCI bus is also     |
|                               | PCI Bus  | enabled.                                                                                                            |



## **10.4.10 SATA/PATA Configuration Submenu**

| Feature                     | Options                                   | Description                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SATA Controller(s)          | <b>Enabled</b><br>Disabled                | Enable or disable the onboard SATA controllers.                                                                                                                                                                                                                                                                                    |
| SATA Mode Selection         | <b>Native IDE</b><br>AHCI<br>RAID         | Select SATA controller mode.<br>RAID Option is not supported on all chipsets.                                                                                                                                                                                                                                                      |
| SATA Test Mode              | Enabled<br><b>Disabled</b>                | Should be set to Disabled.<br>Test Mode is used just for verification measurements.                                                                                                                                                                                                                                                |
| Aggressive LPM Support      | Enabled<br>Disabled                       | Enable PCH to aggressively enter link power state.                                                                                                                                                                                                                                                                                 |
| Alternate ID                | Enabled<br><b>Disabled</b>                | Report alternate Device ID.<br>Displayed just for RAID SATA Mode.                                                                                                                                                                                                                                                                  |
| Parallel ATA Port           | no option                                 | Displays the name of the connected Hard Disk or DVD ROM when the port is enabled. Empty is displayed when the port is enabled but nothing is connected to it. Not displayed if RAID SATA mode is selected.                                                                                                                         |
| PATA Port                   | <b>Disabled</b><br>Enabled                | Enable or disable the PATA port. In fact this enables or disables the SATA channel on which the onboard SATA to PATA converter is attached. When set to enabled the system boot will be delayed for the time specified in PATA Port Detection Timeout if no PATA device is connected. Not displayed if RAID SATA mode is selected. |
| PATA Port Detection Timeout | 1, 2, <b>3</b> , 5, 10, 20, 30<br>seconds | Define the maximum time to wait for drive detection on PATA port.<br>Not displayed if RAID SATA mode is selected.                                                                                                                                                                                                                  |
| Serial ATA Port 0, 1, 2, 3  | no option                                 | Displays the name of the connected Hard Disk or DVD ROM when the port is enabled. Empty is displayed when the port is enabled but nothing is connected to it.                                                                                                                                                                      |
| Port 0 ,1, 2, 3             | Disabled<br><b>Enabled</b>                | Enable or disable the relevant SATA port. Not possible in Native IDE mode.                                                                                                                                                                                                                                                         |
| Hot Plug                    | <b>Disabled</b><br>Enabled                | Select hot plug support for relevant SATA port. Not possible in Native IDE mode.                                                                                                                                                                                                                                                   |
| SATA Device Type            | Hard Disk Drive<br>Solid State Drive      | Identify if the relevant SATA port is connected to solid state drive or hard disk drive. Not possible in Native IDE mode.                                                                                                                                                                                                          |
| Spin Up Device              | <b>Disabled</b><br>Enabled                | When enabled the controller runs an initialization sequence for the connected device during startup at relevant SATA port.Not possible in Native IDE mode.                                                                                                                                                                         |



## **10.4.11** Intel TXT(LT) Configuration Submenu

| Feature                   | Options  | Description                                                                                                |
|---------------------------|----------|------------------------------------------------------------------------------------------------------------|
| CPU Secure Mode Extension | Disabled | Indicates support for Intel CPU secure mode extensions. Requires TPM chip                                  |
| (SMX)                     | Enabled  |                                                                                                            |
| Intel TXT(LT) Support     | Disabled | Intel TXT support requires enabled CPU SMX support as well as active CPU and I/O virtualization technology |
| · · · · ·                 | Enabled  | support                                                                                                    |

### • Note

This menu is only available in BIOS version BQ67R610.

## **10.4.12 ME Firmware Configuration Submenu**

| Feature          | Options   | Description                                                  |
|------------------|-----------|--------------------------------------------------------------|
| ME FW Version    | no option | Displays the Intel management engine firmware version        |
| ME Firmware Mode | no option | Displays the Intel management engine firmware operating mode |
| ME Firmware Type | no option | Displays the Intel management engine firmware type           |
| ME Firmware SKU  | no option | Displays the Intel management engine firmware SKU            |

Note Note

This menu is only available in BIOS version BQ67R610.

### 10.4.13 ME/AMT Configuration Submenu

| Feature                     | Options          | Description                                                                                                               |
|-----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------|
| Intel ME/AMT BIOS Extension | Disabled         | Enable or disable the Intel management engine / active management technology BIOS extension (MEBX).                       |
|                             | Enabled          | Note: ME/AMT hardware is always enabled. This option only controls the BIOS extension execution.                          |
| Intel MEBX Setup Prompt     | Disabled         | Enable or disable the MEBX setup prompt.                                                                                  |
|                             | Enabled          |                                                                                                                           |
| MEBX Hotkey Pressed         | Disabled         | Enable or disable the MEBX setup hotkey pressed simulation in order to enter the MEBX setup automatically.                |
|                             | Enabled          |                                                                                                                           |
| MEBX Selection Screen       | Disabled         | Enable or disable the MEBX submenu selection screen.                                                                      |
|                             | Enabled          |                                                                                                                           |
| Clear ME/AMT Configuration  | Disabled         | Clear ME and AMT configuration without requiring the MEBX password.                                                       |
|                             | Enabled          |                                                                                                                           |
| USB Provisioning            | Disabled         | Enable or disable USB provisioning support.                                                                               |
|                             | Enabled          | ·                                                                                                                         |
| AMT Wait Timer              | <b>0</b> - 65535 | Define time (in seconds) to wait before sending the ASF (Alert Standard Format) get boot options command for remote boot. |



| Feature      | Options                    | Description                                                                                                                                                                           |
|--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ASF          | Disabled<br><b>Enabled</b> | Enable or disable the alert standard format support. It has to be enabled for remote boot support.                                                                                    |
| Watchdog     | <b>Disabled</b><br>Enabled | Enable or disable the ASF watchdog timer.                                                                                                                                             |
| OS Timer     | <b>0</b> - 65535           | Set OS watchdog timer in seconds.                                                                                                                                                     |
| BIOS Timer   | <b>0</b> - 65535           | Set BIOS watchdog timer in seconds.                                                                                                                                                   |
| CIRA Process | <b>Disabled</b><br>Enabled | Enable or disable the client initiated remote assistance (CIRA) process.                                                                                                              |
| CIRA Timeout | <b>0</b> - 255             | Define the time to wait for the remote assistance connection to be established.<br>0 - Use default timeout value of 60 seconds. 255 - MEBX waits until the connection is established. |

### • Note

This menu is only available in BIOS version BQ67R610.

## 10.4.14 USB Configuration Submenu

| Feature                                  | Options                                     | Description                                                                                                                                                                                                          |
|------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB Devices                              | no option                                   | Displays the detected USB devices.                                                                                                                                                                                   |
| EHCI1                                    | Disabled<br><b>Enabled</b>                  | Enable or disable EHCI controller 1. One EHCI controller must always be enabled. !                                                                                                                                   |
| EHCI2                                    | Disabled<br>Enabled                         | Enable or disable EHCI controller 2. One EHCI controller must always be enabled. !                                                                                                                                   |
| Legacy USB Support                       | <b>Enabled</b><br>Disabled<br>Auto          | Enables legacy USB support. Auto option disables legacy support if no USB devices are connected. Disable option will keep USB devices available only for EFI applications and setup.                                 |
| ► Per-Port Legacy USB<br>Support Control | submenu                                     | Opens the Per-Port Legacy USB Support Control submenu                                                                                                                                                                |
| EHCI Hand-off                            | Disabled<br>Enabled                         | This is a workaround for OSes without EHCI hand-off support. The EHCI ownership change should be claimed by the EHCI OS driver.                                                                                      |
| Device Reset Timeout                     | 10 sec<br><b>20 sec</b><br>30 sec<br>40 sec | USB legacy mass storage device Start Unit command timeout.                                                                                                                                                           |
| USB Transfer Timeout                     | 1 sec<br>5 sec<br>10 sec<br><b>20 sec</b>   | The timeout value for control, bulk, and interrupt transfers.                                                                                                                                                        |
| Device Power -Up Delay<br>Selection      | <b>Auto</b><br>Manual                       | Define maximum time a USB device might need before it properly reports itself to the host controller. Auto selects a default value which is 100ms for a root port or derived from the hub descriptor for a hub port. |
| Device Power -Up Delay Value             | 0-40<br>Default : <b>5</b>                  | Actual power-up delay value in seconds.                                                                                                                                                                              |



| Feature                         | Options    | Description                                                                                                     |
|---------------------------------|------------|-----------------------------------------------------------------------------------------------------------------|
| USB Mass Storage Device         | Auto       | Every USB mass storage device that is enumerated by the BIOS will have an emulation type setup option. This     |
| Name                            | Floppy     | option specifies the type of emulation the BIOS has to provide for the device.                                  |
| (Auto detected USB mass         | Forced FDD | Note: The device's formatted type and the emulation type provided by the BIOS must match for the device to boot |
| storage devices are listed here | Hard Disk  | properly.                                                                                                       |
| dynamically)                    | CD-ROM     | Select AUTO to let the BIOS auto detect the current formatted media.                                            |
| 5 57                            |            | If Floppy is selected then the device will be emulated as a floppy drive.                                       |
|                                 |            | Forced FDD allows a hard disk image to be connected as a floppy image. Works only for drives formatted with     |
|                                 |            | FAT12, FAT16 or FAT32.                                                                                          |
|                                 |            | Hard disk allows the device to be emulated as hard disk.                                                        |

#### CDROM assumes the CD-ROM is formatted as bootable media, specified by the 'El Torito' Format Specification.

### 10.4.14.1 Per Port Legacy USB Support Control Submenu

| Feature                  | Options                    | Description                                                                                                                                             |
|--------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB0 Port Legacy Support | Disabled<br><b>Enabled</b> | Enable or disable legacy USB support for this port. Enabled is only effective if the port is not disabled with other setting in USB Configuration menu. |
| USB1 Port Legacy Support | Disabled<br><b>Enabled</b> | Same as USB0 Port Legacy Support                                                                                                                        |
| USB2 Port Legacy Support | Disabled<br><b>Enabled</b> | Same as USB0 Port Legacy Support                                                                                                                        |
| USB3 Port Legacy Support | Disabled<br><b>Enabled</b> | Same as USB0 Port Legacy Support                                                                                                                        |
| USB4 Port Legacy Support | Disabled<br><b>Enabled</b> | Same as USB0 Port Legacy Support                                                                                                                        |
| USB5 Port Legacy Support | Disabled<br><b>Enabled</b> | Same as USB0 Port Legacy Support                                                                                                                        |
| USB6 Port Legacy Support | Disabled<br><b>Enabled</b> | Same as USB0 Port Legacy Support                                                                                                                        |
| USB7 Port Legacy Support | Disabled<br><b>Enabled</b> | Same as USB0 Port Legacy Support                                                                                                                        |



## **10.4.15** Super I/O Configuration Submenu

| Feature         | Options                                                               | Description                                          |
|-----------------|-----------------------------------------------------------------------|------------------------------------------------------|
| Serial Port 0   | Disabled<br><b>Enabled</b>                                            | Enable or disable serial port 0.                     |
| Device Settings | IO=3F8h; IRQ=4;                                                       | Fixed configuration of serial port 0 if enabled.     |
| Serial Port 1   | Disabled<br><b>Enabled</b>                                            | Enable or disable serial port 1.                     |
| Device Settings | IO=2F8h; IRQ=3;                                                       | Fixed configuration of serial port 1 if enabled.     |
| Parallel Port   | <b>Disabled</b><br>Enabled                                            | Enable or disable parallel port.                     |
| Device Settings | IO=378h; IRQ=7;                                                       | Fixed configuration of the parallel port if enabled. |
| Device Mode     | Standard Parallel Mode<br>EPP Mode<br>ECP Mode<br>EPP Mode & ECP Mode | Set the parallel port mode.                          |

Note

This setup menu is only available if an external Winbond W83627 Super I/O has been implemented on the carrier board.

### **10.4.16** Serial Port Console Redirection Submenu

| Feature                        | Options  | Description                                          |
|--------------------------------|----------|------------------------------------------------------|
| COM0                           | Disabled | Enable or disable serial port 0 console redirection. |
| Console Redirection            | Enabled  |                                                      |
| ► Console Redirection Settings | submenu  | Opens console redirection configuration sub menu.    |
| COM1                           | Disabled | Enable or disable serial port 1 console redirection. |
| Console Redirection            | Enabled  |                                                      |
| Console Redirection Settings   | submenu  | Opens console redirection configuration sub menu.    |



### **10.4.16.1** Console Redirection Settings Submenu

| Feature               | Options                | Description                                                                                                        |
|-----------------------|------------------------|--------------------------------------------------------------------------------------------------------------------|
| Terminal Type         | VT100                  | Select terminal type.                                                                                              |
|                       | VT100+                 |                                                                                                                    |
|                       | VT-UTF8<br><b>ANSI</b> |                                                                                                                    |
| Baud rate             | 9600, 19200, 38400,    | Select baud rate.                                                                                                  |
| Dauu Tale             | 57600, <b>115200</b>   | Select badd fale.                                                                                                  |
| Data Bits             | 7,                     | Set number of data bits.                                                                                           |
|                       | 8                      |                                                                                                                    |
| Parity                | None                   | Select parity.                                                                                                     |
|                       | Even                   |                                                                                                                    |
|                       | Odd                    |                                                                                                                    |
|                       | Mark                   |                                                                                                                    |
|                       | Space                  |                                                                                                                    |
| Stop Bits             | 1                      | Set number of stop bits.                                                                                           |
|                       | 2                      |                                                                                                                    |
| Flow Control          | None                   | Select flow control.                                                                                               |
|                       | Hardware RTS/CTS       |                                                                                                                    |
| Recorder Mode         | Disabled               | With recorder mode enabled, only text output will be sent over the terminal. This is helpful to capture and record |
|                       | Enabled                | terminal data.                                                                                                     |
| Resolution 100x31     | Disabled               | Enables or disables extended terminal resolution in UEFI environment.                                              |
|                       | Enabled                |                                                                                                                    |
| Legacy OS Redirection | 80x24                  | Number of rows and columns supported for legacy OS redirection.                                                    |
| Resolution            | 80x25                  |                                                                                                                    |



## 10.5 Boot Setup

Select the Boot tab from the setup menu to enter the Boot setup screen.

## **10.5.1** Boot Settings Configuration

| Feature                          | Options                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Quiet Boot                       | <b>Disabled</b><br>Enabled        | Disabled displays normal POST diagnostic messages.<br>Enabled displays OEM logo instead of POST messages.                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                  |                                   | Note: The default OEM logo is a dark screen.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Setup Prompt                     | 2                                 | Number of seconds to wait for setup activation key.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Timeout                          | 0 - 65535                         | 0 means no wait for fastest boot, 65535 means infinite wait.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| POST/Setup VGA<br>Support        | Disabled<br>Enabled               | Select VGA mode for setup and POST screen. Enables setup and POST screen output support for VGA and WVGA display resolutions.                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Bootup NumLock<br>State          | <b>On</b><br>Off                  | Select the keyboard numlock state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| System Off Mode                  | G3/Mech Off<br>S5/Soft Off        | Define system state after shutdown when a battery system is present.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Power Loss Control               | Remain Off                        | Specifies the mode of operation if an AC power loss occurs.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                  | Turn On                           | Remain Off keeps the power off until the power button is pressed.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                                  | Last State                        | Turn On restores power to the computer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                                  |                                   | Last State restores the previous power state before power loss occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                  |                                   | Note: Only works with an ATX type power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Enter Setup If No<br>Boot Device | No<br><b>Yes</b>                  | Select whether the setup menu should be started if no boot device is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Enable Popup Boot<br>Menu        | No<br><b>Yes</b>                  | Select whether the popup boot menu can be started.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| Boot Priority<br>Selection       | Device Based<br><b>Type Based</b> | Select between device and type based boot priority lists. The "Device Based" boot priority list allows you to select from a list of currently detected devices only. The "Type Based" boot priority list allows you to select device types, even if a respective device is not yet present. Moreover, the "Device Based" boot priority list might change dynamically in cases when devices are physically removed or added to the system. The "Type Based" boot menu is static and can only be changed by the user. |  |



| Feature               | Options          | Description                                                                                           |
|-----------------------|------------------|-------------------------------------------------------------------------------------------------------|
| 1st, 2nd, 3rd,        | Disabled         | This view is only available when in the default "Type Based" mode.                                    |
| Boot Device           | SATA 0 Drive     |                                                                                                       |
|                       | SATA 1 Drive     | When in "Device Based" mode you will only see the devices that are currently connected to the system. |
| (Up to 12 boot        | SATA 2 Drive     |                                                                                                       |
| devices can be        | SATA 3 Drive     |                                                                                                       |
| prioritized if device | PATA Drive       |                                                                                                       |
| based priority list   | USB Floppy       |                                                                                                       |
| control is selected.  | USB Hard disk    |                                                                                                       |
| If "Type Based"       | USB CDROM        |                                                                                                       |
| priority list control | Onboard LAN      |                                                                                                       |
| is enabled only 8     | External LAN     |                                                                                                       |
| boot devices can be   | Other BEV Device |                                                                                                       |
| prioritized.)         | OEM BEV Device   |                                                                                                       |
| ► USB Boot Control    | submenu          | Enables or disables the OS boot from some USB port.                                                   |
| GateA20 Active        | Upon Request     | Gate A20 control.                                                                                     |
|                       | Always           | Upon Request = Gate A20 can be disabled using BIOS services.                                          |
|                       |                  | Always = Do not allow disabling Gate A20.                                                             |
| Option ROM            | Force BIOS       | Set display mode for option ROMs.                                                                     |
| Messages              | Keep Current     |                                                                                                       |
| Interrupt 19 Capture  |                  | Defines whether option ROMs may trap the INT19h legacy boot vector.                                   |
|                       | Enabled          |                                                                                                       |

### Note

- 1. The term 'AC power loss' stands for the state when the module looses the standby voltage on the 5V\_SB pins. On congatec modules, the standby voltage is continuously monitored after the system is turned off. If within 30 seconds the standby voltage is no longer detected, then this is considered an AC power loss condition. If the standby voltage remains stable for 30 seconds, then it is assumed that the system was switched off properly.
- 2. Inexpensive ATX power supplies often have problems with short AC power sags. When using these ATX power supplies it is possible that the system turns off but does not switch back on, even when the PS\_ON# signal is asserted correctly by the module. In this case, the internal circuitry of the ATX power supply has become confused. Usually another AC power off/on cycle is necessary to recover from this situation.
- 3. Unlike other module designs available in the embedded market, a CMOS battery is not required by congatec modules to support the 'Power Loss Control' feature.

#### 10.5.1.1 USB Boot Control Submenu

| Feature         | Options  | Description                                                 |
|-----------------|----------|-------------------------------------------------------------|
| USB Port x Boot | Disabled | Enables or disables the OS boot from the relevant USB port. |
|                 | Enabled  |                                                             |



### 10.6 Security Setup

Select the Security tab from the setup menu to enter the Security setup screen.

### **10.6.1 Security Settings**

| Feature                                                             | Options                                                     | Description                                 |
|---------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------|
| Administrator Password                                              | enter password                                              | Specifies the setup administrator password. |
|                                                                     |                                                             |                                             |
| HDD Security Configuration                                          |                                                             |                                             |
| List of all detected hard disks supporting the security feature set | Select device to open device security configuration submenu |                                             |

### **10.6.2 Hard Disk Security**

This feature enables the users to set, reset or disable passwords for each hard drive in Setup without rebooting. If the user enables password support, a power cycle must occur for the hard drive to lock using the new password. Both user and master password can be set independently however the drive will only lock if a user password is installed.

### 10.6.3 Save & Exit Menu

Select the Save & Exit tab from the setup menu to enter the Save & Exit setup screen.

You can display an Save & Exit screen option by highlighting it using the <Arrow> keys.

| Feature                   | Description                                                                                       |  |
|---------------------------|---------------------------------------------------------------------------------------------------|--|
| Save Changes and Exit     | Exit setup menu after saving the changes. The system is only reset if settings have been changed. |  |
| Discard Changes and Exit  | Exit setup menu without saving any changes.                                                       |  |
| Save Changes and Reset    | Save changes and reset the system.                                                                |  |
| Discard Changes and Reset | Reset the system without saving any changes.                                                      |  |
| Save Options              |                                                                                                   |  |
| Save Changes              | Save changes made so far to any of the setup options. Stay in setup menu.                         |  |
| Discard Changes           | Discard changes made so far to any of the setup options. Stay in setup menu.                      |  |
| Restore Defaults          | Restore default values for all the setup options.                                                 |  |
|                           |                                                                                                   |  |

#### ► Boot Override

List of all boot devices currently detected. Select device to leave setup menu and boot from the selected device.



# 11 Additional BIOS Features

The conga-BM67/BS67 uses a congatec/AMI AptioEFI that is stored in an onboard Flash Rom chip and can be updated using the congatec System Utility, which is available in a DOS based command line, Win32 command line, Win32 GUI, and Linux version.

The BIOS displays a message during POST and on the main setup screen identifying the BIOS project name and a revision code. The initial production BIOS is identified as BQ67R1xx or BH67R1xx where:

- BQ67 is the BIOS for modules with the QM67 chipset
- BH67 is the BIOS for modules with the HM65 chipset
- R is the identifier for a BIOS ROM file, 1 is the so called feature number and xx is the major and minor revision number.

The size of the conga-BM67/BS67 BIOS binary for both the QM67 and the HM65 variants is approximately 8 MB

### **11.1 Supported Flash Devices**

The conga-BM67/BS67 supports the following flash devices:

- Spansion S25FL064K0SMFI01
- Winbond W25Q64CVSSIG

The flash devices listed above can be used on the carrier board for external BIOS support. For more information about external BIOS support, refer to the Application Note AN7\_External\_BIOS\_Update.pdf on the congatec website at http://www.congatec.com.

## 11.2 Updating the BIOS

BIOS updates are often used by OEMs to correct platform issues discovered after the board has been shipped or when new features are added to the BIOS.

For more information about "Updating the BIOS" refer to the user's guide for the congatec System Utility, which is called CGUTLm1x.pdf and can be found on the congatec AG website at www.congatec.com.



## **11.3 BIOS Security Features**

The BIOS provides a setup administrator password that limits access to the BIOS setup menu.

## **11.4 Hard Disk Security Features**

Hard Disk Security uses the Security Mode feature commands defined in the ATA specification. This functionality allows users to protect data using drive-level passwords. The passwords are kept within the drive, so data is protected even if the drive is moved to another computer system.

The BIOS provides the ability to 'lock' and 'unlock' drives using the security password. A 'locked' drive will be detected by the system, but no data can be accessed. Accessing data on a 'locked' drive requires the proper password to 'unlock' the disk.

The BIOS enables users to enable/disable hard disk security for each hard drive in setup. A master password is available if the user can not remember the user password. Both passwords can be set independently however the drive will only lock if a user password is installed. The max length of the passwords is 32 bytes.

During POST each hard drive is checked for security mode feature support. In case the drive supports the feature and it is locked, the BIOS prompts the user for the user password. If the user does not enter the correct user password within four attempts, the user is notified that the drive is locked and POST continues as normal. If the user enters the correct password, the drive is unlocked until the next reboot.

In order to ensure that the ATA security features are not compromised by viruses or malicious programs when the drive is typically unlocked, the BIOS disables the ATA security features at the end of POST to prevent their misuse. Without this protection it would be possible for viruses or malicious programs to set a password on a drive thereby blocking the user from accessing the data.



# **12 Industry Specifications**

| Specification                                             | Link                                                        |
|-----------------------------------------------------------|-------------------------------------------------------------|
| Low Pin Count Interface Specification, Revision 1.0 (LPC) | http://developer.intel.com/design/chipsets/industry/lpc.htm |
| Universal Serial Bus (USB) Specification, Revision 2.0    | http://www.usb.org/home                                     |
| PCI Specification, Revision 2.3                           | http://www.pcisig.com/specifications                        |
| Serial ATA Specification, Revision 3.0                    | http://www.serialata.org                                    |
| PICMG <sup>®</sup> COM Express Module™ Base Specification | http://www.picmg.org/                                       |
| PCI Express Base Specification, Revision 2.0              | http://www.pcisig.com/specifications                        |

The list below provides links to industry specifications that apply to congatec AG modules.